
v
LIST OF TABLES
Table 2-1:
Exception Vector Assignments . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-2
Table 3-1:
Address Map of the EPROM Area . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-18
Table 3-2:
Serial I/O Port #1 (DUSCC1) Register Address Map . . . . . . . . . . . . . . . . . . . . . . . 3-30
Table 3-3:
Serial I/O Port #2 (DUSCC1) Register Address Map . . . . . . . . . . . . . . . . . . . . . . . 3-31
Table 3-4:
Ports #1 and #2 (DUSCC1) Common Register Address Map . . . . . . . . . . . . . . . . . 3-31
Table 3-5:
Default Setting of RS232 Configuration Jumperfields . . . . . . . . . . . . . . . . . . . . . . . 3-38
Table 3-6:
RS422/RS485 Configuration Jumperfield Settings . . . . . . . . . . . . . . . . . . . . . . . . . 3-41
Table 3-7:
PCB Locations for the RS232/RS422/RS485 Configuration . . . . . . . . . . . . . . . . . . 3-42
Table 3-8:
Serial I/O Port #3 (DUSCC2) Register Address Map . . . . . . . . . . . . . . . . . . . . . . . 3-46
Table 3-9:
Serial I/O Port #4 (DUSCC2) Register Address Map . . . . . . . . . . . . . . . . . . . . . . . 3-47
Table 3-10:
Ports #3 and #4 (DUSCC2) Common Registers Address Map . . . . . . . . . . . . . . . . 3-48
Table 3-11:
Default Setting of the RS232 Configuration Jumperfields . . . . . . . . . . . . . . . . . . . . 3-51
Table 3-12:
RS422/RS485 Configuration Jumperfield Setting . . . . . . . . . . . . . . . . . . . . . . . . . . 3-55
Table 3-13:
PCB Locations for RS232/RS422/RS485 Configuration . . . . . . . . . . . . . . . . . . . . . 3-56
Table 3-14:
PI/T1 Register Layout . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-60
Table 3-15:
PI/T1 Interface Signals . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-61
Table 3-16:
PI/T2 Register Layout . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-67
Table 3-18:
PI/T2 Interface Signals . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-68
Table 3-17:
RTC Register Layout . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-75
Table 6-1:
Data Bus Size of the VMEbus . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6-2
Table 6-2:
Defined VMEbus Transfer Cycles (D32 Mode) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6-3
Table 6-3:
Defined VMEbus Transfer Cycles (D16 Mode) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6-3
Table 6-4:
Address Ranges . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6-4
Table 6-5:
Address Modifier Codes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6-5
Table 6-6:
Address Modifier Codes Used on the CPU Board . . . . . . . . . . . . . . . . . . . . . . . . . . 6-7
Table 6-7:
VMEbus Slave AM Codes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6-10
Table 6-8:
VMEbus Arbiter/Requester Register Layout . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6-13
Table 6-9:
Description of Arbiter/Requester Register Bits . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6-13
Table 6-10:
Bit Settings for VMEbus Request Level . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6-14
Table 6-11:
Bit Settings for VMEbus Arbiter Mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6-15
Table 6-12:
Bus Release Functions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6-20
Table 6-13:
VMEbus Interrupter Registers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6-21
Table 6-14:
Description of the IRQ Generation Register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6-22
Содержание SYS68K/CPU-40
Страница 2: ...INTRODUCTION...
Страница 3: ...This page was intentionally left blank...
Страница 6: ...iii This page was intentionally left blank...
Страница 8: ...SYS68K CPU 40 41 USER S MANUAL FORCE COMPUTERS 1 2 Figure 1 1 Photo of the CPU Board...
Страница 9: ...SECTION 1 INTRODUCTION 1 3 Figure 1 2 Block Diagram of the CPU Board...
Страница 33: ...SYS68K CPU 40 41 USER S MANUAL FORCE COMPUTERS 2 20 Figure 2 1 Location Diagram for All Jumperfields...
Страница 34: ...SECTION 1 INTRODUCTION 2 21 Figure 2 2 The Front Panel of the CPU Board...
Страница 35: ...SYS68K CPU 40 41 USER S MANUAL FORCE COMPUTERS 2 22 This page intentionally left blank...
Страница 37: ...SYS68K CPU 40 41 USER S MANUAL FORCE COMPUTERS 3 2 This page intentionally left blank...
Страница 42: ...INSTALLATION...
Страница 43: ...This page was intentionally left blank...
Страница 45: ...This page was intentionally left blank...
Страница 47: ...ii This page was intentionally left blank...
Страница 53: ...SYS68K CPU 40 41 USER S MANUAL FORCE COMPUTERS 1 6 This page intentionally left blank...
Страница 57: ...HARDWARE USER S MANUAL...
Страница 58: ...This page was intentionally left blank...
Страница 64: ...vi This page was intentionally left blank...
Страница 66: ...SYS68K CPU 40 41 USER S MANUAL FORCE COMPUTERS 1 2 This page intentionally left blank...
Страница 70: ...SYS68K CPU 40 41 USER S MANUAL FORCE COMPUTERS 2 4 Figure 2 2 Location Diagram of Jumperfields B17...
Страница 83: ...SECTION 3 HARDWARE USER S MANUAL 3 13 Figure 3 2 Location Diagram of the System EPROM Area...
Страница 92: ...SYS68K CPU 40 41 USER S MANUAL FORCE COMPUTERS 3 22 3 5 6 Location Diagram of Jumperfield B16...
Страница 95: ...SECTION 3 HARDWARE USER S MANUAL 3 25 Figure 3 5 Location Diagram of the Backup Supply Jumperfield B1 and B20...
Страница 98: ...SYS68K CPU 40 41 USER S MANUAL FORCE COMPUTERS 3 28 Figure 3 6 Location Diagram of the Boot EPROM...
Страница 104: ...SYS68K CPU 40 41 USER S MANUAL FORCE COMPUTERS 3 34 Figure 3 7 Location Diagram of the 0S S Resistors R563 to R569...
Страница 107: ...SECTION 3 HARDWARE USER S MANUAL 3 37 Figure 3 11 Location Diagram of RS232 Configuration Jumperfields B3 B4 B5 and B6...
Страница 110: ...SYS68K CPU 40 41 USER S MANUAL FORCE COMPUTERS 3 40 Figure 3 12 Location Diagram of the 0S S Resistors R563 to R569...
Страница 133: ...SECTION 3 HARDWARE USER S MANUAL 3 63 Figure 3 24 CPU Board Front Panel and Rotary Switch Positions...
Страница 141: ...SECTION 3 HARDWARE USER S MANUAL 3 71 Figure 3 25 Location Diagram of Header B12...
Страница 152: ...SECTION 3 HARDWARE USER S MANUAL 4 3 Figure 4 1 Front Panel of the CPU Board...
Страница 153: ...SYS68K CPU 40 41 USER S MANUAL FORCE COMPUTERS 4 4 This page was intentionally left blank...
Страница 172: ...SECTION 3 HARDWARE USER S MANUAL 6 17 Figure 6 2 Location Diagram of Jumperfield B19...
Страница 179: ...SYS68K CPU 40 41 USER S MANUAL FORCE COMPUTERS 6 24 Figure 6 4 Location Diagram of B13...
Страница 181: ...SYS68K CPU 40 41 USER S MANUAL FORCE COMPUTERS 6 26 Figure 6 6 Location Diagram of Jumperfield B13...
Страница 183: ...SYS68K CPU 40 41 USER S MANUAL FORCE COMPUTERS 6 28 Figure 6 8 Location Diagram of Jumperfield B2...
Страница 185: ...SYS68K CPU 40 41 USER S MANUAL FORCE COMPUTERS 6 30 Figure 6 9 Location Diagram of Jumperfield B13...
Страница 187: ...APPENDIX TO THE HARDWARE USER S MANUAL...
Страница 188: ...This page was intentionally left blank...
Страница 190: ...ii This page was intentionally left blank...
Страница 194: ...SYS68K CPU 40 41 FORCE COMPUTERS B 2 This page was intentionally left blank...
Страница 202: ...SYS68K CPU 40 41 FORCE COMPUTERS C 8 This page was intentionally left blank...
Страница 204: ...SYS68K CPU 40 41 FORCE COMPUTERS D 2 This page was intentionally left blank...
Страница 205: ...SECTION 4 APPENDIX TO THE HARDWARE USER S MANUAL E 1 APPENDIX E CIRCUIT SCHEMATICS OF CPU BOARD...
Страница 206: ...SYS68K CPU 40 41 FORCE COMPUTERS E 2 This page was intentionally left blank...
Страница 207: ...SECTION 4 APPENDIX TO THE HARDWARE USER S MANUAL E 3 E 1 Circuit Schematics of DRM 01...
Страница 208: ...SYS68K CPU 40 41 FORCE COMPUTERS E 4 This page was intentionally left blank...
Страница 209: ...SECTION 4 APPENDIX TO THE HARDWARE USER S MANUAL E 5 E 2 Circuit Schematics of SRM 01...
Страница 210: ...SYS68K CPU 40 41 FORCE COMPUTERS E 6 This page was intentionally left blank...
Страница 213: ...SECTION 4 APPENDIX TO THE HARDWARE USER S MANUAL F 3 Location Diagram for All Jumperfields...
Страница 214: ...SYS68K CPU 40 41 FORCE COMPUTERS F 4 This page was intentionally left blank...
Страница 226: ...SYS68K CPU 40 41 FORCE COMPUTERS I 2 This page was intentionally left blank...
Страница 228: ...COPIES OF DATA SHEETS...
Страница 229: ...COPIES OF DATA SHEETS RTC 72423 DUSCC 68562 PI T 68230...
Страница 230: ...USERS NOTES...
Страница 231: ...USERS NOTES...
Страница 232: ...USERS NOTES...
Страница 233: ...OPTIONS APPLICATIONS MODIFICATIONS...
Страница 234: ...INTRODUCTION TO VMEPROM IN USE WITH THE SYS68K CPU 40 41...
Страница 246: ...SYS68K CPU 40 41 USER S MANUAL FORCE COMPUTERS 1 10 This page was intentionally left blank...
Страница 252: ...SYS68K CPU 40 41 USER S MANUAL FORCE COMPUTERS 2 6 This page was intentionally left blank...
Страница 264: ...SYS68K CPU 40 41 FORCE COMPUTERS 4 10 This page intentionally left blank...
Страница 268: ...APPENDIX TO THE INTRODUCTION TO VMEPROM...
Страница 285: ...SYS68K CPU 40 41 USER S MANUAL FORCE COMPUTERS D 4 This page was intentionally left blank...
Страница 319: ...THE APPLICATION COMMAND INTERFACE PROGRAMMING GUIDE...
Страница 320: ...This page was intentionally left blank...