APPENDIX A LIST OF PERIPHERAL CIRCUIT CONTROL REGISTERS
AP-A-18
Seiko Epson Corporation
S1C17M12/M13 TECHNICAL MANUAL
(Rev. 1.2)
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x54aa ADC12_0INTE
(ADC12A Ch.0
Interrupt Enable
Register)
15 AD7OVIE
0
H0
R/W –
14 AD6OVIE
0
H0
R/W
13 AD5OVIE
0
H0
R/W
12 AD4OVIE
0
H0
R/W
11 AD3OVIE
0
H0
R/W
10 AD2OVIE
0
H0
R/W
9
AD1OVIE
0
H0
R/W
8
AD0OVIE
0
H0
R/W
7
AD7CIE
0
H0
R/W
6
AD6CIE
0
H0
R/W
5
AD5CIE
0
H0
R/W
4
AD4CIE
0
H0
R/W
3
AD3CIE
0
H0
R/W
2
AD2CIE
0
H0
R/W
1
AD1CIE
0
H0
R/W
0
AD0CIE
0
H0
R/W
0x54ac ADC12_0AD0D
(ADC12A Ch.0
Result Register 0)
15–0 AD0D[15:0]
0x0000
H0
R
–
0x54ae ADC12_0AD1D
(ADC12A Ch.0
Result Register 1)
15–0 AD1D[15:0]
0x0000
H0
R
–
0x54b0 ADC12_0AD2D
(ADC12A Ch.0
Result Register 2)
15–0 AD2D[15:0]
0x0000
H0
R
–
0x54b2 ADC12_0AD3D
(ADC12A Ch.0
Result Register 3)
15–0 AD3D[15:0]
0x0000
H0
R
–
0x54b4 ADC12_0AD4D
(ADC12A Ch.0
Result Register 4)
15–0 AD4D[15:0]
0x0000
H0
R
–
0x54b6 ADC12_0AD5D
(ADC12A Ch.0
Result Register 5)
15–0 AD5D[15:0]
0x0000
H0
R
–
0x54b8 ADC12_0AD6D
(ADC12A Ch.0
Result Register 6)
15–0 AD6D[15:0]
0x0000
H0
R
–
0x54ba ADC12_0AD7D
(ADC12A Ch.0
Result Register 7)
15–0 AD7D[15:0]
0x0000
H0
R
–
0xffff90
Debugger (DBG)
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0xffff90 DBRAM
(Debug RAM Base
Register)
31–24 –
0x00
–
R
–
23–0 DBRAM[23:0]
0x00
07c0
H0
R