VII LCD CONTROLLER BLOCK: LCD CONTROLLER
S1C33L03 FUNCTION PART
EPSON
B-VII-2-29
A-1
B-VII
LCDC
Power Save
The LCD controller has two types of power-save modes. Use LPSAVE[1:0] (D[1:0])/LCDC mode register 2
(0x39FFE3) to set power-save modes.
Table 2.17 Settings of Power-Save Modes
LPSAVE1
LPSAVE0
Mode
0
0
Power-save mode
0
1
Reserved
1
0
Doze mode
1
1
Normal operation
Power-save mode
When the LCD controller enters this mode, all LCD signal output pins, including the LCDPWR pin, are
dropped low, with the LCD panel placed in power-down mode. All operations of the LCD controller, other
than accessing of its control registers, are disabled. The look-up tables cannot be accessed.
The LCD controller is placed in power-save mode by setting LPSAVE to "00", thereby executing a power-
down sequence. The LCDPWR signal goes low a one-frame period later, and LCD signals are deasserted.
Note: Because the bus clock is turned off in HALT2 or SLEEP mode, the one-frame period described
above must elapse before the chip can be placed in standby mode. The number of frames can be
counted by reading the VNDPF (D7)/vertical non-display period register (0x39FFEA) repeatedly.
VNDPF is set to "1" during the vertical non-display period (set to "0" during the display period).
The LCD controller is taken out of power-save mode by setting LPSAVE to "11", thereby executing a power-
up sequence. The LCD signal output is enabled and the LCDPWR signal goes high a one-frame period after
power-save mode is released.
The above power-up/power-down sequences can be controlled with a user’s desired timing by using
LPWREN (D4)/LCDC mode register 2 (0x39FFE3). For details on the control procedure, refer to
"Controlling LCD Power Up/Down".
Doze mode
Doze mode is a power-save mode designed for use with Epson’s MLS LCD drivers. When MLS LCD drivers
are used, there is no need to send data constantly in order to refresh the display of the same image. The LCD
controller can be set in doze mode during this period. In doze mode, the FPDAT and FPSHIFT signals are
fixed low so that no access to the display memory occurs. Although the power-saving effects are not as
significant as in power-save mode, this mode helps reduce the current consumption in the LCD panel while
keeping the display on.
Comparison of power-save modes
The differences between power-save modes are summarized in Table 2.18.
Table 2.18 Differences between Power-Save Modes
Item
Doze mode
Power-save mode
Normal
Accessing IO registers
Enabled
Enabled
Enabled
Accessing look-up table
Enabled
Disabled
Enabled
Sequence controller in LCDC
Run
Stop
Run
Display
Display
Blank
Display
LCDPWR signal
Active
Inactive
Active
FPDAT[7:0], FPSHIFT signals
Forced low
Forced low
Active
FPLINE, FPFRAME, DRDY signals
Active
Forced low
Active
Содержание CMOS 32-Bit Single Chip Microcomputer S1C33L03
Страница 4: ......
Страница 14: ......
Страница 15: ...S1C33L03 PRODUCT PART ...
Страница 16: ......
Страница 147: ...S1C33L03 FUNCTION PART ...
Страница 148: ......
Страница 149: ...S1C33L03 FUNCTION PART I OUTLINE ...
Страница 150: ......
Страница 152: ...I OUTLINE INTRODUCTION B I 1 2 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Страница 162: ...I OUTLINE LIST OF PINS B I 3 8 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Страница 163: ...S1C33L03 FUNCTION PART II CORE BLOCK ...
Страница 164: ......
Страница 166: ...II CORE BLOCK INTRODUCTION B II 1 2 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Страница 172: ...II CORE BLOCK CPU AND OPERATING MODE B II 2 6 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Страница 176: ...II CORE BLOCK INITIAL RESET B II 3 4 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Страница 224: ...II CORE BLOCK BCU Bus Control Unit B II 4 48 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Страница 250: ...II CORE BLOCK ITC Interrupt Controller B II 5 26 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Страница 262: ...II CORE BLOCK DBG Debug Unit B II 7 2 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Страница 263: ...S1C33L03 FUNCTION PART III PERIPHERAL BLOCK ...
Страница 264: ......
Страница 266: ...III PERIPHERAL BLOCK INTRODUCTION B III 1 2 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Страница 292: ...III PERIPHERAL BLOCK 8 BIT PROGRAMMABLE TIMERS B III 3 18 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Страница 318: ...III PERIPHERAL BLOCK 16 BIT PROGRAMMABLE TIMERS B III 4 26 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Страница 322: ...III PERIPHERAL BLOCK WATCHDOG TIMER B III 5 4 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Страница 414: ...III PERIPHERAL BLOCK INPUT OUTPUT PORTS B III 9 26 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Страница 415: ...S1C33L03 FUNCTION PART IV ANALOG BLOCK ...
Страница 416: ......
Страница 418: ...IV ANALOG BLOCK INTRODUCTION B IV 1 2 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Страница 434: ...IV ANALOG BLOCK A D CONVERTER B IV 2 16 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Страница 435: ...S1C33L03 FUNCTION PART V DMA BLOCK ...
Страница 436: ......
Страница 438: ...V DMA BLOCK INTRODUCTION B V 1 2 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Страница 492: ...V DMA BLOCK IDMA Intelligent DMA B V 3 18 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Страница 493: ...S1C33L03 FUNCTION PART VI SDRAM CONTROLLER BLOCK ...
Страница 494: ......
Страница 496: ...VI SDRAM CONTROLLER BLOCK INTRODUCTION B VI 1 2 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Страница 531: ...S1C33L03 FUNCTION PART VII LCD CONTROLLER BLOCK ...
Страница 532: ......
Страница 534: ...VII LCD CONTROLLER BLOCK INTRODUCTION B VII 1 2 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Страница 579: ...S1C33L03 FUNCTION PART Appendix I O MAP ...
Страница 580: ......