dg_toe10gip_cpu_instruction_xilinx_en.doc
23-Aug-19
Page 14
c) Board setting on KCU105 board is shown in Figure 4-3. Insert jumper to J6 to enable
Tx SFP+.
Figure 4-3 Insert jumper to enable SFP+ on KCU105
2) Connect micro USB cable from FPGA board to PC for JTAG programming.
3) Connect micro USB cable (ZCU102/KCU105/VCU118 board) or mini USB cable (ZC706
board) from FPGA board to PC for USB UART.
4) Connect power supply to FPGA development board.
5) Connect 10Gb Ethernet cable between FPGA board and PC.
a) For ZCU102/KCU105/ZC706, insert 10-Gigabit SFP+ DAC or SFP+ transceiver with
optical cable. Some boards have many SFP connectors, use the channel as shown in
Figure 4-4.
Figure 4-4 SFP+ channel using on ZCU102/KCU105 board
Содержание TOE10G IP
Страница 21: ...dg_toe10gip_cpu_instruction_xilinx_en doc 23 Aug 19 Page 21 Figure 5 2 Change IP parameter result...
Страница 36: ...dg_toe10gip_cpu_instruction_xilinx_en doc 23 Aug 19 Page 36 Figure 8 2 Change IP parameter result...
Страница 40: ...dg_toe10gip_cpu_instruction_xilinx_en doc 23 Aug 19 Page 40 Figure 8 5 Receive data test with data verification...