204
SAA7121 Pin Description
1997 Jan 06
4
Philips Semiconductors
Preliminary specification
Digital Video Encoder (ConDENC)
SAA7120; SAA7121
PINNING
SYMBOL
PIN
I/O
DESCRIPTION
res.
1
−
reserved
SP
2
I
test pin; connected to digital ground for normal operation
AP
3
I
test pin; connected to digital ground for normal operation
LLC
4
I
line-locked clock; this is the 27 MHz master clock for the encoder
V
SSD1
5
I
digital ground 1
V
DDD1
6
I
digital supply voltage 1
RCV1
7
I/O
raster control 1 for video port; this pin receives/provides a VS/FS/FSEQ signal
RCV2
8
I/O
raster control 2 for video port; this pin provides an HS pulse of programmable length or
receives an HS pulse
MP7
9
I
MPEG port; it is an input for
“CCIR 656”
style multiplexed Cb Y, Cr data
MP6
10
I
MP5
11
I
MP4
12
I
MP3
13
I
MP2
14
I
MP1
15
I
MP0
16
I
V
DDD2
17
I
digital supply voltage 2
V
SSD2
18
I
digital ground 2
RTCI
19
I
Real Time Control input; if the LLC clock is provided by an SAA7111 or SAA7151B,
RTCI should be connected to pin RTCO of the decoder to improve the signal quality
res.
20
−
reserved
SA
21
I
the I
2
C-bus slave address select input pin; LOW: slave address = 88H, HIGH = 8CH
res.
22
−
reserved
res.
23
−
reserved
C
24
O
analog output of the chrominance signal
V
DDA1
25
I
analog supply voltage 1 for the C DAC
res.
26
−
reserved
Y
27
O
analog output of VBS signal
V
DDA2
28
I
analog supply voltage 2 for the Y DAC
res.
29
−
reserved
CVBS
30
O
analog output of the CVBS signal
V
DDA3
31
I
analog supply voltage 3 for the CVBS DAC
V
SSA1
32
I
analog ground 1 for the DACs
V
SSA2
33
I
analog ground 2 for the oscillator and reference voltage
XTALO
34
O
crystal oscillator output (to crystal)
XTALI
35
I
crystal oscillator input (from crystal); if the oscillator is not used, this pin should be
connected to ground
V
DDA4
36
I
analog supply voltage 4 for the oscillator and reference voltage
XCLK
37
O
clock output of the crystal oscillator
Содержание AVR-4520
Страница 32: ...32 Personal notes...
Страница 102: ...102 Personal notes...
Страница 124: ...124 LEVEL DIAGRAM FRONT ch I V I V GAIN ADJ ANALOG ATT SPEAKER OUT REC OUT LEVEL DIAGRAM...
Страница 125: ...125 LEVEL DIAGRAM CENTER ch I V I V GAIN ADJ SPEAKER OUT...
Страница 126: ...126 LEVEL DIAGRAM SUBWOOFER ch I V I V 10dBFS DD IN Config1 GAIN ADJ SPEAKER OUT...
Страница 127: ...127 LEVEL DIAGRAM SURROUND ch I V I V GAIN ADJ SPEAKER OUT...
Страница 128: ...128 LEVEL DIAGRAM SURR BACK ch I V I V GAIN ADJ SPEAKER OUT...
Страница 129: ...129 LEVEL DIAGRAM FRONT HEIDHT ch I V I V GAIN ADJ SPEAKER OUT...
Страница 130: ...130 LEVEL DIAGRAM FRONT WIDE ch I V I V GAIN ADJ SPEAKER OUT...
Страница 131: ...131 LEVEL DIAGRAM ZONE2 3...
Страница 183: ...183 Personal notes Personal notes...
Страница 195: ...195 R5F3650NNFB DIGITAL U2101...
Страница 209: ...209 MX29LV160DBTI 70G NETWORK DSP U0103 U0203 U0303 MX29LV160DBTI 70G Block Diagram...
Страница 213: ...213 AK5358BET DIGITAL U0141 AK5358BET Pin Function...
Страница 218: ...218 ADV7850KBCZ 5 DIGITAL U1102 ADV7850...
Страница 236: ...236 2 FL DISPLAY FLD 17 BT 40GINK SPK SMPS Z6801 PIN CONNECTION GRID ASSIGNMENT Y2 q...
Страница 237: ...237 ANODE CONNECTION...