106
LC89058W-E Block diagram
LC89058W-E
No.A1056-4/64
Continued from preceding page.
Pin No.
Name
I/O
Function
25
DGND
Digital GND
26
DVDD
Digital power supply (3.3V)
27
XMCK
O
Oscillation amplifier clock output pin
28
XOUT
O
Output pin connected to the resonator
29
XIN
I
External clock input pin, connected to the resonator (12.288MHz/24.576MHz)
30
DVDD
Digital power supply
31
DGND
Digital GND
32
MOUT
I/O
Emphasis information || Input fs monitor output || Chip address setting input pin
33
AUDIO
I/O
Channel status bit 1 output || Chip address setting input pin
34
CKST
I/O
Clock switching transition period signal output || Master/slave setting input pin
35
INT
I/O
Microcontroller interrupt signal output || Pins44-48 I/O setting input pin
36
RERR
O
PLL lock error, data error flag output pin
37
DO
O
CCB microcontroller I/F, read data output pin (3-state)
38
DI
I
5
CCB microcontroller I/F, write data input pin
39
CE
I
5
CCB microcontroller I/F, chip enable input pin
40
CL
I
5
CCB microcontroller I/F, clock input pin
41
XMODE
I
5
System reset input pin
42
DGND
Digital GND
43
DVDD
Digital power supply (3.3V)
44
GPIO0
O/I
General-purpose I/O pin || Selector input pin (output referred to RDATA pin)
45
GPIO1
O/I
General-purpose I/O pin || Selector input pin (output referred to RLRCK pin)
46
GPIO2
O/I
General-purpose I/O pin || Selector input pin (output referred to RBCK pin)
47
GPIO3
O/I
General-purpose I/O pin || Selector input pin (output referred to RMCK pin)
48
RXOUT2
O
RX0-6 input S/PDIF through output pin 2
* Input voltage: I= -0.3 to 3.6V, I
5
=
-0.3 to 5.5V
* Output voltage: O= -0.3 to 3.6V
* Pins 2, 4, 5, 8, 9, 10, 24, 38, 39, 40, and 41 have an internal pull-down resistor (pd).
Their level is fixed when they are unselected.
* Pins 32 and 33 are input pins for chip address setting when pin 41 is held at the low level.
* Pin 34 serves as the input pin for designating as the master or slave when pin 41 is held at the low level.
* Pin 35 serves as the input pin for configuring the I/O of pins 44 to 47 when pin 41 is held at the low level.
* The DVDD and AVDD pins must be held at the same level and turned on and off at the same timing to preclude
Latch-up conditions.
LC89058W-E
No.A1056-5/64
6. Block Diagram
Figure 6.1 LC89058W-E Block Diagram
Microcontroller
I/F
35
33
Cbit, Pc
41
INT
AUDIO
Demodulation
&
Lock detect
Data
Selector
24
36
XMODE
RERR
SDIN
PLL
Clock
Selector
Input
Selector
9
10
4
5
8
44
45
13
RX5
RX6
RX2
RX3
RX4
GPIO0
GPIO1
LPF
20 RLRCK
16 RMCK
22 SBCK
23 SLRCK
1
RXOUT1
46
47
GPIO2
GPIO3
Oscillation
Amplifier
29
XIN
28
XOUT
27
XMCK
34
CKST
39 CE
40 CL
38 DI
37 DO
2
3
RX0
RX1
48
RXOUT2
21 RDATA
17 RBCK
32
MOUT
Fs calculator
Clock
Divider
Содержание AVR-1911
Страница 46: ...46 Personal notes ...
Страница 101: ...101 R5F3650KNFB HDMI U3301 ...
Страница 108: ...108 W9864G2IH 6 HDMI U1902 W9864G2IH Publication Release Date Aug 28 2009 4 Revision A03 4 PIN CONFIGURATION ...
Страница 119: ...119 AK4424ET HDMI U2305 AK4424ET Block Diagram ...
Страница 125: ...125 2 FL DISPLAY FLD 18 ST 13GINK FRONT U100 PIN CONNECTION GRID ASSIGNMENT ...
Страница 126: ...126 ANODE CONNECTION ...