Cypress Semiconductor CY7C1346H Скачать руководство пользователя страница 3

 

CY7C1346H

Document #: 38-05672 Rev. *B

Page 3 of 16

Pin Definitions 

Name

I/O

Description

A

0

, A

1

, A

Input-

Synchronous

Address Inputs used to select one of the 64K address locations

. Sampled at the rising edge 

of the CLK if ADSP or ADSC is active LOW, and CE

1

, CE

2

, and CE

3

 are sampled active. A

1

, A

0

 

feed the 2-bit counter.

BW

A

,BW

B

BW

C

,BW

D

Input-

Synchronous

Byte Write Select Inputs, active LOW

. Qualified with BWE to conduct Byte Writes to the SRAM. 

Sampled on the rising edge of CLK.

GW

Input-

Synchronous

Global Write Enable Input, active LOW

. When asserted LOW on the rising edge of CLK, a global 

Write is conducted (ALL bytes are written, regardless of the values on BW

[A:D]

 and BWE).

BWE

Input-

Synchronous

Byte Write Enable Input, active LOW

. Sampled on the rising edge of CLK. This signal must be 

asserted LOW to conduct a Byte Write.

CLK

Input-

Clock

Clock Input

. Used to capture all synchronous inputs to the device. Also used to increment the burst 

counter when ADV is asserted LOW, during a burst operation.

CE

1

Input-

Synchronous

Chip Enable 1 Input, active LOW

. Sampled on the rising edge of CLK. Used in conjunction with 

CE

2

 and CE

3

 to select/deselect the device. ADSP is ignored if CE

1

 is HIGH. CE

1

 is sampled only 

when a new external address is loaded.

CE

2

Input-

Synchronous

Chip Enable 2 Input, active HIGH

. Sampled on the rising edge of CLK. Used in conjunction with 

CE

1

 and CE

3

 to select/deselect the device. CE

is sampled only when a new external address is 

loaded.

CE

3

Input-

Synchronous

Chip Enable 3 Input, active LOW

. Sampled on the rising edge of CLK. Used in conjunction with 

CE

and

 

CE

2

 to select/deselect the device. CE

3

 is sampled only when a new external address is 

loaded. 

OE

Input-

Asynchronous

Output Enable, asynchronous input, active LOW

. Controls the direction of the I/O pins. When 

LOW, the I/O pins behave as outputs. When deasserted HIGH, I/O pins are tri-stated, and act as 
input data pins. OE is masked during the first clock of a Read cycle when emerging from a 
deselected state. 

ADV

Input-

Synchronous

Advance Input signal, sampled on the rising edge of CLK

active LOW

. When asserted, it 

automatically increments the address in a burst cycle.

ADSP

Input-

Synchronous

Address Strobe from Processor, sampled on the rising edge of CLK, active LOW

. When 

asserted LOW, A is captured in the address registers. A

1

, A

0

 are also loaded into the burst counter. 

When ADSP and ADSC are both asserted, only ADSP is recognized. ASDP is ignored when CE

1

 

is deasserted HIGH.

ADSC

Input-

Synchronous

Address Strobe from Controller, sampled on the rising edge of CLK, active LOW

. When 

asserted LOW, A is captured in the address registers. A

1

, A

0

 are also loaded into the burst counter. 

When ADSP and ADSC are both asserted, only ADSP is recognized.

ZZ

Input-

Asynchronous

ZZ “Sleep” Input, active HIGH

. This input, when HIGH places the device in a non-time-critical 

“sleep” condition with data integrity preserved. For normal operation, this pin has to be LOW or left 
floating. ZZ pin has an internal pull-down.

DQ

A, 

DQ

B

DQ

C, 

DQ

D,

DQP

A

,

DQP

B

 

DQP

C

,DQP

I/O-

Synchronous

Bidirectional Data I/O lines

. As inputs, they feed into an on-chip data register that is triggered by 

the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified 
by “A” during the previous clock rise of the Read cycle. The direction of the pins is controlled by OE. 
When OE is asserted LOW, the pins behave as outputs. When HIGH, DQs and DQPs are placed 
in a tri-state condition.

V

DD

Power Supply

Power supply inputs to the core of the device

V

SS

Ground

Ground for the core of the device

[+] Feedback 

Содержание CY7C1346H

Страница 1: ...le OE and the ZZ pin Addresses and chip enables are registered at rising edge of clock when either Address Strobe Processor ADSP or Address Strobe Controller ADSC are active Subsequent burst addresses...

Страница 2: ...QA DQPA DQPc DQc DQC VDDQ VSSQ DQC DQC DQC DQC VSSQ VDDQ DQC DQC NC VDD NC VSS DQD DQD VDDQ VSSQ DQD DQD DQD DQD VSSQ VDDQ DQD DQD DQPD A A CE 1 CE 2 BW D BW C BW B BW A CE 3 V DD V SS CLK GW BWE OE A...

Страница 3: ...put Asynchronous Output Enable asynchronous input active LOW Controls the direction of the I O pins When LOW the I O pins behave as outputs When deasserted HIGH I O pins are tri stated and act as inpu...

Страница 4: ...ncement logic while being delivered to the RAM array The Write signals GW BWE and BW A D and ADV inputs are ignored during this first cycle ADSP triggered Write accesses require two clock cycles to co...

Страница 5: ...egrity is guaranteed Accesses pending when entering the sleep mode are not considered valid nor is the completion of the operation guaranteed The device must be deselected prior to entering the sleep...

Страница 6: ...ycle Continue Burst Next H X X L X H L L X L H D READ Cycle Suspend Burst Current X X X L H H H H L L H Q READ Cycle Suspend Burst Current X X X L H H H H H L H Tri State READ Cycle Suspend Burst Curr...

Страница 7: ...H X X X X Read H L H H H H Write Byte A DQA and DQPA H L H H H L Write Byte B DQB and DQPB H L H H L H Write Bytes B A H L H H L L Write Byte C DQC and DQPC H L H L H H Write Bytes C A H L H L H L Wri...

Страница 8: ...for 3 3V I O IOL 8 0 mA 0 4 V for 2 5V I O IOL 1 0 mA 0 4 VIH Input HIGH Voltage 8 for 3 3V I O 2 0 VDD 0 3V V for 2 5V I O 1 7 VDD 0 3V V VIL Input LOW Voltage 8 for 3 3V I O 0 3 0 8 V for 2 5V I O 0...

Страница 9: ...ollow standard test methods and procedures for measuring thermal impedance per EIA JESD51 30 32 C W JC Thermal Resistance Junction to Case 6 85 C W AC Test Loads and Waveforms Note 10 Tested initially...

Страница 10: ...ld after CLK Rise 0 5 ns tADVH ADV Hold after CLK Rise 0 5 ns tWEH GW BWE BW A D Hold after CLK Rise 0 5 ns tDH Data Input Hold after CLK Rise 0 5 ns tCEH Chip Enable Hold after CLK Rise 0 5 ns Notes...

Страница 11: ...CE3 is HIGH tCYC t CL CLK ADSP t ADH t ADS ADDRESS t CH OE ADSC CE tAH tAS A1 tCEH tCES GW BWE BW A D Data Out Q High Z tCLZ tDOH tCO ADV tOEHZ tCO Single READ BURST READ tOEV tOELZ tCHZ ADV suspends...

Страница 12: ...ADS ADDRESS tCH OE ADSC CE tAH tAS A1 tCEH tCES BWE BW A D Data Out Q High Z ADV BURST READ BURST WRITE D A2 D A2 1 D A2 1 D A1 D A3 D A3 1 D A3 2 D A2 3 A2 A3 Data In D Extended BURST WRITE D A2 2 Si...

Страница 13: ...e is performed 20 GW is HIGH Switching Waveforms continued tCYC tCL CLK ADSP tADH tADS ADDRESS tCH OE ADSC CE tAH tAS A2 tCEH tCES BWE BW A D Data Out Q High Z ADV Single WRITE D A3 A4 A5 A6 D A5 D A6...

Страница 14: ...entering ZZ mode See Cycle Descriptions table for all possible signal conditions to deselect the device 22 DQs are in High Z when exiting ZZ sleep mode Switching Waveforms continued t ZZ I SUPPLY CLK...

Страница 15: ...oration PowerPC is a registered trademark of IBM Corporation All product and company names mentioned in this document may be trademarks of their respective holders Ordering Information Not all of the...

Страница 16: ...ress Semiconductor Corporation on Page 1 from 3901 North First Street to 198 Champion Court Removed 133MHz Speed bin Changed three state to tri state Modified test condition from VIH VDD to VIH VDD Mo...

Отзывы: