background image

CY7C1345G

Document Number: 38-05517 Rev. *E

Page 6 of 20

Functional Overview

All synchronous inputs pass through input registers controlled by

the rising edge of the clock. Maximum access delay from the

clock rise (t

CO

) is 6.5 ns (133 MHz device).

The CY7C1345G supports secondary cache in systems using

either a linear or interleaved burst sequence. The interleaved

burst order supports Pentium and i486™ processors. The linear

burst sequence is suited for processors that use a linear burst

sequence. The burst order is user selectable and is determined

by sampling the MODE input. Accesses are initiated with either

the Processor Address Strobe (ADSP) or the Controller Address

Strobe (ADSC). Address advancement through the burst

sequence is controlled by the ADV input. A two-bit on-chip wrap

around burst counter captures the first address in a burst

sequence and automatically increments the address for the rest

of the burst access.
Byte write operations are qualified with the Byte Write Enable

(BWE) and Byte Write Select (BW

[A:D]

) inputs. A Global Write

Enable (GW) overrides all byte write inputs and writes data to all

four bytes. All writes are simplified with on-chip synchronous

self-timed write circuitry.
Three synchronous Chip Selects (CE

1

, CE

2

, and CE

3

) and an

asynchronous Output Enable (OE) provide for easy bank

selection and output tri-state control. ADSP is ignored if CE

1

 is

HIGH.

Single Read Accesses

A single read access is initiated when the following conditions

are satisfied at clock rise:

1. CE

1

, CE

2

, and CE

3

 are all asserted active.

2. ADSP or ADSC is asserted LOW (if the access is initiated by 

ADSC, the write inputs are deasserted during this first cycle).

The address presented to the address inputs is latched into the

address register and the burst counter or control logic and

presented to the memory core. If the OE input is asserted LOW,

the requested data is available at the data outputs a maximum

to t

CDV

 after clock rise. ADSP is ignored if CE

1

 is HIGH.

Single Write Accesses Initiated by ADSP

Single write access is initiated when the following conditions are

satisfied at clock rise:

1. CE

1

, CE

2

, and CE

3

 are all asserted active

2. ADSP is asserted LOW. 

The addresses presented are loaded into the address register

and the burst inputs (GW, BWE, and BW

x

) are ignored during this

first clock cycle. If the write inputs are asserted active (see 

Write

Cycle Descriptions table

 for appropriate states that indicate a

write) on the next clock rise, the appropriate data is latched and

written into the device. Byte writes are allowed. During byte

writes, BW

A

 controls DQ

A

 and BW

B

 controls DQ

B

, BW

C

 controls

DQ

C

, and BW

D

 controls DQ

D

. All IOs are tri-stated during a byte

write. Since this is a common IO device, the asynchronous OE

input signal is deasserted and the IOs are tri-stated prior to the

presentation of data to DQ

s

. As a safety precaution, the data

lines are tri-stated once a write cycle is detected, regardless of

the state of OE.

Single Write Accesses Initiated by ADSC

This write access is initiated when the following conditions are

satisfied at clock rise: 

1. CE

1

, CE

2

, and CE

3

 are all asserted active.

2. ADSC is asserted LOW.
3. ADSP is deasserted HIGH
4. The write input signals (GW, BWE, and BW

x

) indicate a write 

access. ADSC is ignored if ADSP is active LOW.

The addresses presented are loaded into the address register

and the burst counter or control logic and delivered to the

memory core. The information presented to DQ

[D:A]

 is written

into the specified address location. Byte writes are allowed.

During byte writes, BW

A

 controls DQ

A

, BW

B

 controls DQ

B

, BW

C

controls DQ

C

, and BW

D

 controls DQ

D

. All IOs and even a byte

write are tri-stated when a write is detected. Since this is a

common IO device, the asynchronous OE input signal is

deasserted and the IOs are tri-stated prior to the presentation of

data to DQs. As a safety precaution, the data lines are tri-stated

once a write cycle is detected, regardless of the state of OE.

MODE

Input

Static

Selects Burst Order

. When tied to GND selects linear burst sequence. When tied to V

DD

 or left 

floating selects interleaved burst sequence. This is a strap pin and must remain static during device 

operation. Mode Pin has an internal pull up.

NC

No Connects

. Not Internally connected to the die.

NC/9M,

NC/18M,

NC/36M

NC/72M, 

NC/144M, 

NC/288M,

NC/576M,

NC/1G

No Connects

. Not internally connected to the die. NC/9M, NC/18M, NC/36M, NC/72M, NC/144M, 

NC/288M, NC/576M, and NC/1G are address expansion pins and are not internally connected to the 

die.

Pin Definitions

 (continued)

Name

IO

Description

Содержание CY7C1345G

Страница 1: ...positive edge triggered Clock Input CLK The synchronous inputs include all addresses all data inputs address pipelining Chip Enable CE1 depth expansion Chip Enables CE2 and CE3 Burst Control inputs A...

Страница 2: ...ARRAY MODE A 1 0 ZZ DQs DQP A DQP B DQP C DQP D A0 A1 A ADV CLK ADSP ADSC BW D BW C BW B BW A BWE CE1 CE2 CE3 OE GW SLEEP CONTROL DQA DQPA BYTE WRITE REGISTER DQB DQP B BYTE WRITE REGISTER DQC DQP C...

Страница 3: ...VDDQ DQC DQC NC VDD NC VSS DQD DQD VDDQ VSSQ DQD DQD DQD DQD VSSQ VDDQ DQD DQD DQPD A A CE 1 CE 2 BW D BW C BW B BW A CE 3 V DD V SS CLK GW BWE OE ADSP A A 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18...

Страница 4: ...Q CE2 A DQC VDDQ DQC VDDQ VDDQ VDDQ DQD DQD NC NC VDDQ VDD CLK VDD VSS VSS VSS VSS VSS VSS VSS VSS NC 576M NC 1G NC NC NC NC NC NC NC 36M NC 72M NC VDDQ VDDQ VDDQ A A A A CE3 A A A A A A A0 A1 DQA DQC...

Страница 5: ...ols the direction of the IO pins When LOW the IO pins act as outputs When deasserted HIGH IO pins are tri stated and act as input data pins OE is masked during the first clock of a read cycle when eme...

Страница 6: ...W The addresses presented are loaded into the address register and the burst inputs GW BWE and BWx are ignored during this first clock cycle If the write inputs are asserted active see Write Cycle Des...

Страница 7: ...e are not considered valid nor is the completion of the operation guaranteed The device is deselected prior to entering the sleep mode CEs ADSP and ADSC must remain inactive for the duration of tZZREC...

Страница 8: ...rite Cycle Continue Burst Next H X X L X H L L X L H D Read Cycle Suspend Burst Current X X X L H H H H L L H Q Read Cycle Suspend Burst Current X X X L H H H H H L H Tri State Read Cycle Suspend Burs...

Страница 9: ...Bytes C B DQPC DQPB H L H L L H Write Bytes C B A DQPC DQPB DQPA H L H L L L Write Byte D DQPD H L L H H H Write Bytes D A DQPD DQPA H L L H H L Write Bytes D B DQPD DQPA H L L H L H Write Bytes D B A...

Страница 10: ...0 3V V for 2 5V IO 1 7 VDD 0 3V V VIL Input LOW Voltage 7 for 3 3V IO 0 3 0 8 V for 2 5V IO 0 3 0 7 V IX Input Leakage Current except ZZ and MODE GND VI VDDQ 5 5 A Input Current of MODE Input VSS 30...

Страница 11: ...ffect these parameters Parameter Description Test Conditions 100 TQFP Package 119 BGA Package Unit JA Thermal Resistance Junction to Ambient Test conditions follow standardtestmethodsand procedures fo...

Страница 12: ...5 0 5 ns tADH ADSP ADSC Hold After CLK Rise 0 5 0 5 ns tWEH GW BWE BWx Hold After CLK Rise 0 5 0 5 ns tADVH ADV Hold After CLK Rise 0 5 0 5 ns tDH Data Input Hold After CLK Rise 0 5 0 5 ns tCEH Chip E...

Страница 13: ...CLZ tDOH tCDV tOEHZ tCDV Single READ BURST READ tOEV tOELZ tCHZ Burst wraps around to its initial state t ADVH t ADVS t WEH t WES tADH tADS Q A2 Q A2 1 Q A2 2 Q A1 Q A2 Q A2 1 Q A2 2 Q A2 3 A2 ADV sus...

Страница 14: ...2 D A2 1 D A2 1 D A1 D A3 D A3 1 D A3 2 D A2 3 A2 A3 Extended BURST WRITE D A2 2 Single WRITE tADH tADS tADH tADS t OEHZ tADVH tADVS tWEH tWES t DH t DS t WEH t WES Byte write signals are ignored for...

Страница 15: ...tAS A2 tCEH tCES Single WRITE D A3 A3 A4 BURST READ Back to Back READs High Z Q A2 Q A4 Q A4 1 Q A4 2 Q A4 3 t WEH t WES t OEHZ tDH tDS tCDV tOELZ A1 A5 A6 D A5 D A6 Q A1 Back to Back WRITEs DON T CA...

Страница 16: ...iagrams continued t ZZ I SUPPLY CLK ZZ t ZZREC ALL INPUTS except ZZ DON T CARE I DDZZ t ZZI t RZZI Outputs Q High Z DESELECT or READ Only Notes 19 Device must be deselected when entering ZZ mode See T...

Страница 17: ...19 Ball Grid Array 14 x 22 x 2 4 mm Pb Free CY7C1345G 133AXI 51 85050 100 Pin Thin Quad Flat Pack 14 x 20 x 1 4 mm Pb Free lndustrial CY7C1345G 133BGI 51 85115 119 Ball Grid Array 14 x 22 x 2 4 mm CY7...

Страница 18: ...ND FLASH SHALL NOT EXCEED 0 0098 in 0 25 mm PER SIDE 3 DIMENSIONS IN MILLIMETERS BODY LENGTH DIMENSIONS ARE MAX PLASTIC BODY SIZE INCLUDING MOLD MISMATCH 0 30 0 08 0 65 20 00 0 10 22 00 0 20 1 40 0 05...

Страница 19: ...ued 1 27 20 32 2 1 6 5 4 3 7 L E A B D C H G F K J U P N M T R 12 00 19 50 30 TYP 2 40 MAX A1 CORNER 0 70 REF U T R P N M L K J H G F E D C A B 2 1 4 3 6 5 7 1 00 3X REF 7 62 22 00 0 20 14 00 0 20 1 2...

Страница 20: ...ITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE Cypress reserves the right to make changes without further notice to the materials described herein Cypress does...

Отзывы: