background image

CY7C1334H

Document #: 38-05678 Rev. *B

Page 3 of 13

Pin Definitions 

Name

I/O

Description

A0, A1, A

Input-

Synchronous

Address Inputs used to select one of the 64K address locations

. Sampled at the rising edge 

of the CLK. A

[1:0]

 are fed to the two-bit burst counter.

BW

[A:D]

Input-

Synchronous

Byte Write Inputs, active LOW

. Qualified with WE to conduct writes to the SRAM. Sampled 

on the rising edge of CLK.

WE

Input-

Synchronous

Write Enable Input, active LOW

. Sampled on the rising edge of CLK if CEN is active LOW. 

This signal must be asserted LOW to initiate a Write sequence.

ADV/LD

Input-

Synchronous

Advance/Load Input

. Used to advance the on-chip address counter or load a new address. 

When HIGH (and CEN is asserted LOW) the internal burst counter is advanced. When LOW, a 
new address can be loaded into the device for an access. After being deselected, ADV/LD 
should be driven LOW in order to load a new address.

CLK

Input-Clock

Clock Input

. Used to capture all synchronous inputs to the device. CLK is qualified with CEN. 

CLK is only recognized if CEN is active LOW.

CE

1

Input-

Synchronous

Chip Enable 1 Input, active LOW

. Sampled on the rising edge of CLK. Used in conjunction 

with CE

2

 and CE

3

 to select/deselect the device.

CE

2

Input-

Synchronous

Chip Enable 2 Input, active HIGH

. Sampled on the rising edge of CLK. Used in conjunction 

with CE

and CE

3

 to select/deselect the device. 

CE

3

Input-

Synchronous

Chip Enable 3 Input, active LOW

. Sampled on the rising edge of CLK. Used in conjunction 

with CE

and

 

CE

to select/deselect the device.

OE

Input-

Asynchronous

Output Enable, asynchronous input, active LOW

. Combined with the synchronous logic 

block inside the device to control the direction of the I/O pins. When LOW, the I/O pins are 
allowed to behave as outputs. When deasserted HIGH, I/O pins are tri-stated, and act as input 
data pins. OE is masked during the data portion of a write sequence, during the first clock when 
emerging from a deselected state, when the device has been deselected. 

CEN

Input-

Synchronous

Clock Enable Input, active LOW

. When asserted LOW the Clock signal is recognized by the 

SRAM. When deasserted HIGH the Clock signal is masked. Since deasserting CEN does not 
deselect the device, CEN can be used to extend the previous cycle when required.

ZZ

Input-

Asynchronous

ZZ “sleep” Input

. This active HIGH input places the device in a non-time critical “sleep” 

condition with data integrity preserved. During normal operation, this pin can be connected to 
V

SS

 or left floating.

DQs

I/O-

Synchronous

Bidirectional Data I/O Lines

. As inputs, they feed into an on-chip data register that is triggered 

by the rising edge of CLK. As outputs, they deliver the data contained in the memory location 
specified by A

[16:0]

 during the clock rise of the read cycle. The direction of the pins is controlled 

by OE and the internal control logic. When OE is asserted LOW, the pins can behave as outputs. 
When HIGH, DQ

are placed in a tri-state condition. The outputs are automatically tri-stated 

during the data portion of a write sequence, during the first clock when emerging from a 
deselected state, and when the device is deselected, regardless of the state of OE.

MODE

Input

Strap pin

Mode Input. Selects the burst order of the device. 

When tied to Gnd selects linear burst sequence. When tied to V

DD

 or left floating selects inter-

leaved burst sequence.

V

DD

Power Supply

Power supply inputs to the core of the device

V

DDQ

I/O Power 

Supply

Power supply for the I/O circuitry

V

SS

Ground

Ground for the device

V

SSQ

I/O Ground

Ground for the I/O circuitry

. Should be connected to the ground of the system

NC

No Connects

. Not internally connected to the die. 4M, 9M,18M, 72M, 144M, 288M, 576M and 

1G are address expansion pins and are not internally connected to the die.

[+] Feedback 

Содержание CY7C1334H

Страница 1: ...quent Write Read transitions All synchronous inputs pass through input registers controlled by the rising edge of the clock All data outputs pass through output registers controlled by the rising edge...

Страница 2: ...DQA NC NC DQC DQC VDDQ VSSQ DQC DQC DQC DQC VSSQ VDDQ DQC DQC NC VDD NC VSS DQD DQD VDDQ VSSQ DQD DQD DQD DQD VSSQ VDDQ DQD DQD NC A A CE 1 CE 2 BW D BW C BW B BW A CE 3 V DD V SS CLK WE CEN OE A A 1...

Страница 3: ...ins are tri stated and act as input data pins OE is masked during the data portion of a write sequence during the first clock when emerging from a deselected state when the device has been deselected...

Страница 4: ...sequence and will wrap around when incremented sufficiently A HIGH input on ADV LD will increment the internal burst counter regardless of the state of Chip Enables inputs or WE WE is latched at the b...

Страница 5: ...rst Next X L H X L X L L H Data In D NOP WRITE ABORT Begin Burst None L L L L H X L L H Tri State WRITE ABORT Continue Burst Next X L H X H X L L H Tri State IGNORE CLOCK EDGE Stall Current X L X X X...

Страница 6: ...H Write Bytes D A L L H H L Write Bytes D B L L H L H Write Bytes D B A L L H L L Write Bytes D C L L L H H Write Bytes D C A L L L H L Write Bytes D C B L L L L H Write All Bytes L L L L L ZZ Mode El...

Страница 7: ...for 3 3V I O 2 0 VDD 0 3V V for 2 5V I O 1 7 VDD 0 3V VIL Input LOW Voltage 9 for 3 3V I O 0 3 0 8 V for 2 5V I O 0 3 0 7 IX Input Leakage Current except ZZ and MODE GND VI VDDQ 5 5 A Input Current o...

Страница 8: ...llow standard test methods and procedures for measuring thermal impedance per EIA JESD51 30 32 C W JC Thermal Resistance Junction to Case 6 85 C W AC Test Loads and Waveforms Notes 11 Tested initially...

Страница 9: ...CLK Rise 0 5 0 5 ns tALH ADV LD Hold after CLK Rise 0 5 0 5 ns tWEH GW BW A D Hold after CLK Rise 0 5 0 5 ns tCENH CEN Hold after CLK Rise 0 5 0 5 ns tDH Data Input Hold after CLK Rise 0 5 0 5 ns tCE...

Страница 10: ...ce is determined by the status of the MODE 0 Linear 1 Interleaved Burst operations are optional WRITE D A1 1 2 3 4 5 6 7 8 9 CLK t CYC tCL tCH 10 CE tCEH tCES WE CEN tCENH tCENS BW A D ADV LD tAH tAS...

Страница 11: ...escription table for all possible signal conditions to deselect the device 23 I Os are in High Z when exiting ZZ sleep mode Switching Waveforms continued READ Q A3 4 5 6 7 8 9 10 CLK CE WE CEN BW A D...

Страница 12: ...d in this document are the trademarks of their respective holders Ordering Information Not all of the speed package and temperature ranges are available Please contact your local sales representative...

Страница 13: ...or Corporation on Page 1 from 3901 North First Street to 198 Champion Court Changed Three State to Tri State Modified Input Load to Input Leakage Current except ZZ and MODE in the Electrical Character...

Отзывы: