![CMOSTEK NextGenRF CMT2189B Скачать руководство пользователя страница 62](http://html1.mh-extra.com/html/cmostek/nextgenrf-cmt2189b/nextgenrf-cmt2189b_user-manual_2627491062.webp)
AN201
Rev 1.5 | 62/91
www.cmostek.com
6 Reset Timing
The CMT2189B supports several types of resets as follows.
1.
Power-on reset (POR)
2.
WDT reset during normal operating
3.
WDT wakeup during sleep
4.
MCLR pin reset during normal operating
5.
/MCLR pin reset during sleep
6.
Brown-out reset/low voltage reset (BOR/LVR)
Some registers are not affected in any reset condition. The states of these registers are unknown upon power-on reset, and is not
affected by the reset events. Most of the other registers are restored to their reset states when the following reset events occur.
Power-on reset (POR)
WDT reset during normal operating
WDT reset during Sleep
/MCLR reset during normal operating
Brown-out reset (BOR)
WDT (watchdog) sleep wakeup will not result in the same reset due to the WDT (watchdog) timeout during normal operating.
Since WDT sleep wakeup itself means that the MCU continues to run rather than resets. The reset actions for clearing or setting
the /TO and /PD bits depend on different conditions. See Table 87. Timeout in Various Casesand Table 88 for details.
The circuit corresponding to the /MCLRB pin supports the anti shake function. It can filter the sharp pulse signal caused by
interference. See the overall block diagram of the reset circuit in the below figure.
WDT
Module
/MCLRB
/Sleep
WDT Time-out Reset
VDD Rise
Detect
Brown Out
Reset
LFINTOSC
11-bit ripple counter
LVR_EN
IRERR
Detect
IRR_ENB
Enable PWRT
Q
Q
SET
CLR
S
R
VDD
Chip
Reset
Figure 17. Reset Function Block Diagram