10
DS851DB1
CDB42L56
3.2
PSIA In to Analog Out and Analog In to PSIA Out
The CS42L56 ADC and DAC performance can be tested by loading the
“PSIA In to Analog Out -- Analog
In to PSIA Out”
quick setup file provided with the software package. The script configures the digital clock
and data signal routing on the board as shown in
. The quick setup scripts provided in the software
assume that a 24.000 MHz on-board oscillator is populated in Y1.
Line Output
B
A
HP Output
J21
32
32
16
16
J4
J12
B
A
AIN1A
AIN1B
AIN2A
AIN2B
AIN3A
AIN3B
J19
J20
LRCK
CS42L56
SCLK
SDIN
(SLAVE)
MCLK
SDOUT
LINEOUTB
LINEOUTA
HPOUTB
HPOUTA
AIN1A
AIN1B
AIN2A
AIN2B
AIN3A
AIN3B
FPGA
PLL
Divider
Divider
Divider
On-Board
Oscillator
Tx SRC
(CS8421)
(SLAVE)
ISCLK
ILRCK
SDIN
OSCLK
OLRCK
SDOUT
XTI
PSIA Tx (J78)
TX.SCLK
TX.LRCK
TX.SDOUT
PSIA Rx (J40)
RX.SCLK
RX.LRCK
RX.SDIN
TX.MCLK
RX.MCLK
Rx SRC
(CS8421)
(SLAVE)
ISCLK
ILRCK
SDIN
OSCLK
OLRCK
SDOUT
XTI
(MASTER)
(MASTER)
Figure 3. PSIA In to Analog Out and Analog In to PSIA Out
Содержание CDB42L56
Страница 28: ...28 DS851DB1 CDB42L56 8 CDB42L56 SCHEMATICS Figure 35 CS42L56 Analog I O Schematic Sheet 1 ...
Страница 29: ...DS851DB1 29 CDB42L56 Figure 36 S PDIF Digital Interface Schematic Sheet 2 ...
Страница 30: ...30 DS851DB1 CDB42L56 Figure 37 PLL oscillator and external I O connections Schematic Sheet 3 ...
Страница 31: ...DS851DB1 31 CDB42L56 Figure 38 Microcontroller and FPGA Schematic Sheet 4 ...
Страница 32: ...DS851DB1 32 CDB42L56 Figure 39 Power Schematic Sheet 5 ...
Страница 33: ...DS851DB1 33 CDB42L56 9 CDB42L56 LAYOUT Figure 40 Silk Screen ...
Страница 34: ...DS851DB1 34 CDB42L56 Figure 41 Top Side Layer ...
Страница 35: ...DS851DB1 35 CDB42L56 Figure 42 GND Layer 2 ...
Страница 36: ...DS851DB1 36 CDB42L56 Figure 43 Power Layer 3 ...
Страница 37: ...DS851DB1 37 CDB42L56 Figure 44 Bottom Side Layer ...