Page 36
Appendix A
– Assembly drawing and Jumper Definitions
This section provides a description of the jumper settings for the Zynq 7Z045 Mini-Module Plus
Development Board. The board is ready to use out of the box with the default jumper settings. The following
assembly drawing of the component side of the board shows the location of the jumpers followed by a brief
description of the jumper functions.
Figure 13
– Board Jumpers
JP6
– MASTER RESET
: When a jumper is placed JP6 will assert both the PS_POR# and PS_SRST#
signals LOW to reset the 7Z045. Default: DNP
JP7
– USB 2.0 VBUS SELECT
: Place this jumper when the USB 2.0 interface is to be used as the Host
(OTG). This will provide VBUS with 5.0V to the endpoint device. Default: DNP
JP8
– PJTAG VREF
: Place this jumper to provide a 2.5 V reference voltage to a third party debugger.
Default: DNP
JP9
– PFLASH WP#:
Place this jumper to enable the Write Protect function for the parallel flash device
U19. Default: DNP
JP10
– JTAG RESET
: This jumper is populated to allow the user to hard wir
e the baseboard’s JTAG reset
signal to the 7Z045’s PS_SRST# signal. Default: 2-3.
JP11
– USB 2.0 MODE
: When USB is operating in Device Mode this jumper must be placed in position
1-2. When operating in Host/OTG Mode this jumper must be placed in position 2-3. Default: DNP