![Avnet PicoZed 7010 Скачать руководство пользователя страница 10](http://html.mh-extra.com/html/avnet/picozed-7010/picozed-7010_hardware-users-manual_3032970010.webp)
3-Feb-2015
9
2.5 User I/O
2.5.1
Available PS MIO User Pins
PicoZed 7010/7020 provides 8 user PS MIO pins from bank 500 and 12 user PS MIO pins from
bank 501 of the Zynq-7000 AP SoC. The 20 PS MIO pins connect to the Zynq Processor Sub-
System for the implementation of peripheral such as USB, SPI, SDIO, CAN, UART, and I2C.
These I/O pins can also be used as general purpose IO to connect push buttons, LEDs and/or
switches to the Zynq from the carrier card.
Note: The bank 500 PS MIO are shared with the eMMC interface and proper operation of these 8
user PS MIO pins depends on the multiplexer implemented to support the shared interface.
Please review section 2.2.3 eMMC (Multi-Media Controller) for details on the multiplexer
interface.
Table 7
– PS MIO User Interface
Signal Name
Zynq Pin
JX
Pin
PS_MIO0
E6 (MIO Bank 500)
JX2.7
PS_MIO9
B5 (MIO Bank 500)
JX2.8
PS_MIO10
E9 (MIO Bank 500)
JX2.1
PS_MIO11
C6 (MIO Bank 500)
JX2.6
PS_MIO12
D9 (MIO Bank 500)
JX2.5
PS_MIO13
E8 (MIO Bank 500)
JX2.2
PS_MIO14
C5 (MIO Bank 500)
JX2.3
PS_MIO15
C8 (MIO Bank 500)
JX2.4
PS_MIO40
D14 (MIO Bank 501)
JX3.43
PS_MIO41
C17 (MIO Bank 501)
JX3.34
PS_MIO42
E12 (MIO Bank 501)
JX3.37
PS_MIO43
A9 (MIO Bank 501)
JX3.36
PS_MIO44
F13 (MIO Bank 501)
JX3.39
PS_MIO45
B15 (MIO Bank 501)
JX3.38
PS_MIO46
D16 (MIO Bank 501)
JX3.41
PS_MIO47
B14 (MIO Bank 501)
JX3.40
PS_MIO48
B12 (MIO Bank 501)
JX3.42
PS_MIO49
C12 (MIO Bank 501)
JX3.44
PS_MIO50
B13 (MIO Bank 501)
JX3.66
PS_MIO51
B9 (MIO Bank 501)
JX3.64
2.5.2
Available PL IO User Pins
PicoZed 7010/7020 provides 50 user PL IO pins from bank 34, 50 user PL IO pins from bank 35
of the Zynq-7000 AP SoC. Additionally, the PicoZed 7020 version provides access to 25 more
user PL IO pins from bank 13. The 100 PL IO pins on the PicoZed 7010 and the 125 PL IO pins
on the PicoZed 7020 connect to the Zynq Programmable Logic Sub-System for user
implementation of any feasible interface.
The PL IO pins were routed with matched lengths to each of the JX connectors. The matched
pairs, noted by “LVDS” in the net name of Tables 10, 11, and 12 may be used as either single
ended I/O or differential pairs depending on the end users design requirements.
Use of these signals for various interfaces depends on the bank voltages assigned. The end user
carrier card is responsible for providing VCCO for bank 34, bank 35, and bank13 depending on
what it being implemented and whether you are using PicoZed 7010 or PicoZed 7020.