84
AT94KAL Series FPSLIC
Rev. 1138G–FPSLI–11/03
Boundary-scan
Description Language
Files
Boundary-Scan Description Language (BSDL) files describe Boundary-Scan capable devices
in a standard format used by automated test-generation software. The order and function of
bits in the Boundary-Scan data register are included in this description. A BSDL file for AT94K
Family is available.
Clock In - TOSC 1
Observe only
. Capture-DR grabs
signal from pad.
Capture-DR grabs signal from
pad if clock is enabled, “1” if
disabled.
Enable Clock - TOSC 1
1 = clock disabled
. Capture-DR
grabs clock enable from the AVR.
Capture-DR grabs enable from
the AVR.
Data Out/In - SDA
Observe only
. Capture-DR grabs
signal from pad.
Capture-DR grabs signal from
pad.
Enable Output - SDA
1 = drive “0”
0 = drive disabled, bus pull-up
Capture-DR grabs output enable
scan latch.
Capture-DR grabs output enable
from the AVR.
Clock Out/In - SCL
Observe only
. Capture-DR grabs
signal from pad.
Capture-DR grabs signal from
pad.
Enable Output - SCL
1 = drive “0”
0 = drive disabled, bus pull-up
Capture-DR grabs output enable
scan latch.
Capture-DR grabs output enable
from the AVR.
AVR Reset
Internal, observe only.
Capture-DR grabs internal AVR
reset signal.
Capture-DR grabs internal AVR
reset signal.
Table 21.
Bit EXTEST and SAMPLE_PRELOAD
Bit Type
EXTEST
SAMPLE_PRELOAD