841
32072H–AVR32–10/2012
AT32UC3A3
31.6.8.3
Write Access
During a write access, the SR.XFRDONE bit behaves as shown in
.
Figure 31-14. SR.XFRDONE During a Write Access
31.7
User Interface
Table 31-7.
MCI Register Memory Map
Offset
Register
Name
Access
Reset
0x000
Control Register
CR
Write-only
0x00000000
0x004
Mode Register
MR
Read-write
0x00000000
0x008
Data Time-out Register
DTOR
Read-write
0x00000000
0x00C
SD/SDIO Card Register
SDCR
Read-write
0x00000000
0x010
Argument Register
ARGR
Read-write
0x00000000
0x014
Command Register
CMDR
Write-only
0x00000000
0x018
Block Register
BLKR
Read-write
0x00000000
0x01C
Completion Signal Time-out Register
CSTOR
Read-write
0x00000000
0x020
Response Register
RSPR
Read-only
0x00000000
0x024
Response Register
RSPR1
Read-only
0x00000000
0x028
Response Register
RSPR2
Read-only
0x00000000
0x02C
Response Register
RSPR3
Read-only
0x00000000
0x030
Receive Data Register
RDR
Read-only
0x00000000
0x034
Transmit Data Register
TDR
Write-only
0x00000000
0x040
Status Register
SR
Read-only
0x0C000025
CMD line
MCI writeCMD
Card response
CMDRDY flag
Data bus - D0
1st Block
Not busy flag
XFRDONE flag
The CMDRDY flag is released 8 t
bit
lafter the end of the card response.
Last Block
D0
1st Block
Last Block
D0 is tied by the card
D0 is released
Содержание AT32UC3A3128
Страница 61: ...61 32072H AVR32 10 2012 AT32UC3A3 PLLEN PLL Enable 0 PLL is disabled 1 PLL is enabled...
Страница 260: ...260 32072H AVR32 10 2012 AT32UC3A3 5 2560 3071 6 3072 3583 7 3584 4095 Bit Index n Sector Boundaries...
Страница 592: ...592 32072H AVR32 10 2012 AT32UC3A3 Manchester Configuration Register on page 614...
Страница 989: ...989 32072H AVR32 10 2012 AT32UC3A3 37 2 Package Drawings Figure 37 1 TFBGA 144 package drawing...
Страница 991: ...991 32072H AVR32 10 2012 AT32UC3A3 Figure 37 3 VFBGA 100 package drawing...