The following table shows the energy registers in offset order from the APB registers base memory
address of
0x1C010000
.
Table 4-23 V2M-Juno r2 motherboard energy register summary
Offset
Name
Type
Reset
Width
Description
0x00D0
SYS_I_SYS
RO
0x00000000
32
.
0x00D4
SYS_I_A72
RO
0x00000000
32
.
0x00D8
SYS_I_A53
RO
0x00000000
32
0x00DC
SYS_I_GPU
RO
0x00000000
32
0x00E0
SYS_V_SYS
RO
0x00000000
32
.
0x00E4
SYS_V_A72
RO
0x00000000
32
0x00E8
SYS_V_A53
RO
0x00000000
32
0x00EC
SYS_V_GPU
RO
0x00000000
32
0x00F0
SYS_POW_SYS
RO
0x00000000
32
0x00F4
SYS_POW_A72
RO
0x00000000
32
0x00F8
SYS_POW_A53
RO
0x00000000
32
0x00FC
SYS_POW_GPU
RO
0x00000000
32
0x0100
SYS_ENM_L_SYS
RW
0x00000000
32
0x0104
SYS_ENM_H_SYS
RW
0x00000000
32
0x0108
SYS_ENM_L_A72
RW
0x00000000
32
0x010C
SYS_ENM_H_A72
RW
0x00000000
32
0x0110
SYS_ENM_L_A53
RW
0x00000000
32
0x0114
SYS_ENM_H_A53
RW
0x00000000
32
0x0118
SYS_ENM_L_GPU
RW
0x00000000
32
0x011C
SYS_ENM_H_GPU
RW
0x00000000
32
Related concepts
2.4.1 Power control and Dynamic Voltage and Frequency Scaling (DVFS)
4 Programmers Model
4.5 APB energy meter registers
ARM 100114_0200_03_en
Copyright © 2015–2017 ARM Limited or its affiliates. All rights reserved.
4-108
Non-Confidential