ARM9TDMI Coprocessor Interface
4-10
Copyright © 1998, 1999 ARM Limited. All rights reserved.
ARM DDI0145B
that the instruction has now been issued to the execute stage. If the condition codes pass,
and hence the instruction is to be executed, the
PASS
signal is driven HIGH and the
CHSD[1:0]
handshake bus is examined (it is ignored in all other cases). For any
successive execute cycles the
CHSE[1:0]
handshake bus is examined. When the LAST
condition is observed, the instruction is committed. In the case of an MCR, the
DD[31:0]
bus is driven with the register data. In the case of an MRC,
DDIN[31:0]
is
sampled at the end of the ARM9TDMI memory stage and written to the destination
register during the next cycle.
Содержание ARM9TDMI
Страница 1: ...Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ARM9TDMI Technical Reference Manual ...
Страница 6: ...Contents vi Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Страница 12: ...Preface xii Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Страница 16: ...Introduction 1 4 Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Страница 22: ...Programmer s Model 2 6 Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Страница 36: ...ARM9TDMI Processor Core Memory Interface 3 14 Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Страница 54: ...ARM9TDMI Coprocessor Interface 4 18 Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Страница 110: ...Test Issues 6 6 Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Страница 138: ...ARM9TDMI AC Characteristics 8 20 Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Страница 150: ...ARM9TDMI Signal Descriptions A 12 Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...
Страница 154: ...Index Index 4 Copyright 1998 1999 ARM Limited All rights reserved ARM DDI0145B ...