Register and Bit #Defines File
B-100 ADSP-219x/2192 DSP Hardware Reference
// Bit Masks
#define PWRC_SPME MK_BMSK_(PWRC_SPME_P) // DSP PLL N Divisor Selects
#define PWRC_GPME MK_BMSK_(PWRC_GPME_P) // DSP PLL N Divisor Selects
#define PWRC_PWRST1 MK_BMSK_(PWRC_PWRST1_P) // DSP PLL K Divisor Selects
#define PWRC_PWRST0 MK_BMSK_(PWRC_PWRST0_P) // DSP PLL K Divisor Selects
//----------------------------------------------------------------------
// System Register address definitions
//----------------------------------------------------------------------
#define DMAPAGE 0x0C // DMA Page Register
#define STCTL0 0x10 // FIFO0 Transmit Control Register
#define SRCTL0 0x11 // FIFO0 Receive Control Register
#define TX0 0x12 // FIFO0 Transmit Data (TX) register
#define RX0 0x13 // FIFO0 Receive Data (RX) register
#define STCTL1 0x20 // FIFO1 Transmit Control Register
#define SRCTL1 0x21 // FIFO1 Receive Control Register
#define TX1 0x22 // FIFO1 Transmit Data (TX) register
#define RX1 0x23 // FIFO1 Receive Data (RX) register
#define TPERIOD 0x30 // Timer Period Register
#define TCOUNT 0x31 // Timer Counter Register
#define TSCALE 0x32 // Timer Scaling Register
#define TSCALECNT 0x33 // Timer Scale Count Register
#define FLAGS 0x34 // Flags Register
#define MASTADDR 0x44 // DMA Address, DSP Master DMA
#define MASTNXTADDR 0x45 // DMA Next Address, DSP Master DMA
#define MASTCNT 0x46 // DMA Count, DSP Master DMA
#define MASTCURCNT 0x47 // DMA Current Count, DSP Master DMA
#define TX0ADDR 0x48 // DMA Address, Fifo0 Transmit
#define TX0NXTADDR 0x49 // DMA Next Address, Fifo0 Transmit
#define TX0CNT 0x4A // DMA Count, Fifo0 Transmit
#define TX0CURCNT 0x4B // DMA Current Count, Fifo0 Transmit
#define RX0ADDR 0x4C // DMA Address, Fifo0 Receive
#define RX0NXTADDR 0x4D // DMA Next Address, Fifo0 Receive
#define RX0CNT 0x4E // DMA Count, Fifo0 Receive
#define RX0CURCNT 0x4F // DMA Current Count, Fifo0 Receive