![Alpha Data XRM(2)-DAC-D4/1G Скачать руководство пользователя страница 4](http://html1.mh-extra.com/html/alpha-data/xrm-2-dac-d4-1g/xrm-2-dac-d4-1g_user-manual_2905503004.webp)
XRM(2)-DAC-D4/1G User Guide
V2.2 - Mar 8, 2018
3.3.7
Sine Test ................................................................................................................................. 25
4
Register Description ...................................................................................................................... 26
4.1
FPGA_CNTRL_REG (0x00) ........................................................................................................ 28
4.2
FPGA_STATUS_REG (0x01) ...................................................................................................... 30
4.3
CNTR_STAT_REG (0x02) ........................................................................................................... 32
4.4
I_DDS_REG (0x03) ..................................................................................................................... 34
4.5
Q_DDS_REG (0x04) ................................................................................................................... 36
4.6
I_INC_REG (0x05) ....................................................................................................................... 38
4.7
Q_INC_REG (0x06) ..................................................................................................................... 40
4.8
SYNTH_CNTRL_REG (0x07) ...................................................................................................... 42
4.9
SYNTH_STRB_REG (0x08) ........................................................................................................ 44
4.10
IDAC_CNTRL_REG (0x09) ......................................................................................................... 46
4.11
IDAC_STRB_REG (0x0A) ........................................................................................................... 48
4.12
QDAC_CNTRL_REG (0x0B) ....................................................................................................... 50
4.13
QDAC_STRB_REG (0x0C) ......................................................................................................... 52
4.14
DEVICE_REG (0x0D) .................................................................................................................. 54
4.15
I_DDSINIT_REG(0x0E) ............................................................................................................... 56
4.16
Q_DDSINIT_REG(0x0F) ............................................................................................................. 58
4.17
IPATTERN_REG (0x10) ............................................................................................................... 60
4.18
QPATTERN_REG (0x11) ............................................................................................................. 62
4.19
IPATTERN_REG2 (0x12) ............................................................................................................. 64
4.20
QPATTERN_REG2 (0x13) ........................................................................................................... 66
4.21
MEAS0_VAL_REG (0x14) ........................................................................................................... 68
4.22
MEAS1_VAL_REG (0x15) ........................................................................................................... 70
4.23
MEAS2_VAL_REG (0x16) ........................................................................................................... 72
4.24
FREERUN_CNT_REG (0x17) ..................................................................................................... 74
4.25
I_ARBWRITE_REG (0x18) .......................................................................................................... 76
4.26
Q_ARBWRITE_REG (0x19) ........................................................................................................ 78
4.27
ARB _CNTRL_REG (0x1A) ......................................................................................................... 80
4.28
ARB _TICK_REG (0x1B) ............................................................................................................. 82
4.29
AUXCNTRL_REG (0x1E) ............................................................................................................ 84
4.30
PHASE_VALUE_REG (0x1F) ...................................................................................................... 86
List of Tables
Table 1
SMA and UFL Connectors .............................................................................................................. 17
Table 2
Clock Muxing (D25,D24) .................................................................................................................. 29
List of Figures
Figure 1
Block Diagram ................................................................................................................................... 3
Figure 2
Default Project Structure .................................................................................................................... 5
Figure 3
Vivado Project Structure .................................................................................................................... 6
Figure 4
Vivado Files ....................................................................................................................................... 8
Figure 5
Virtex 4 Virtex 5 Clocking Scheme ................................................................................................... 12
Figure 6
Low frequency clocking scheme ...................................................................................................... 14
Figure 7
Kintex 7 Virtex 7 Clocking Scheme .................................................................................................. 15
Figure 8
XRM(2)-DAC-D4-1G Layout ............................................................................................................ 16
Figure 9
Waveform Selection Diagram .......................................................................................................... 22