Chapter 10
505
Controller Section
Frequency Counter
Frequency Counter
The frequency counter counts the frequency of the last IF and provides
accurate timing signals for digital zero-spans. The circuit also provides
timing signals to the ADC (analog to digital converter) on the A3
interface assembly. The nominal input frequency is 5.35 MHz
(10.7 MHz divided by 2). The 10 MHz reference from the A15 RF
assembly provides the frequency reference in the frequency count mode.
The frequency reference in digitized zero spans (sweep times
≥
30 ms) is
the 4 MHz HPIB_CLK, selected by a clock select multiplexer in U35.
The 10 MHz reference from the A15 RF assembly is first filtered and
passed through a comparator to generate a TTL, 50 percent duty cycle
signal. C128, L16, and R91 provide a bandpass filter centered at
10 MHz. The output of comparator U33B is the actual reference used
for the Frequency Counter. An additional stage of filtering is performed
on this signal to provide a 10 MHz signal for the A17 LCD Driver
assembly.
In the frequency count mode, the 10 MHz reference is prescaled by 5 to
generate a 2 MHz timebase. This timebase feeds through the clock
select multiplexer in U35 to the CLK2 input of programmable timer
U15. The output (OUT2) of programmable timer U15 is the gating
signal (HBKT_PULSE); it performs the frequency count. The gating
time interval is a function of the counter resolution which may be set
between 10 Hz and 1 MHz.
for each setting of COUNTER RES. The gate time is the period during
which HBKT_PULSE (pin 20 of U15) is low.
The FREQ COUNT input, A2J13, is gated by HBKT_PULSE. The
gated signal clocks divide-by-16 counters within U35. These counters
are cascaded to form a divide-by-256 counter. The MSB of this counter,
CD7, clocks the CLK0 input of U15. The frequency of CD7 is a function
of COUNTER RES as shown in
overflows, OUT0 will be set, generating CNTOVFLIRQ, which will
interrupt the CPU.
If IRQAK2 is high, HBKT_PULSE will generate FREQCNTLIRQ.
Upon receiving the FREQCNTLIRQ interrupt, the CPU latches the
CD0 to CD7 onto the BID bus by setting LCDRD (low counter data
read) low and reading the counter data from the BID bus. The CPU will
also read the data from the timer, U15, by setting L8254CS and
LCNTLRD low, placing the timer data on the BID bus. The CPU then
resets IRQAK2 low.
Содержание 8564EC
Страница 17: ...25 1 General Information ...
Страница 37: ...47 2 Adjustment Diagnostic Software ...
Страница 55: ...Chapter 2 65 Adjustment Diagnostic Software 2 LO Frequency Figure 2 2 LO Frequency Adjustment Locations ...
Страница 57: ...Chapter 2 67 Adjustment Diagnostic Software 3 YTO FM Coil Figure 2 3 YTO FM Coil Adjustment Locations ...
Страница 77: ...89 3 Manual Adjustment Procedures ...
Страница 129: ...161 3a Manual Adjustment Procedures 3335A Source not Available ...
Страница 142: ...175 4 Assembly Replacement ...
Страница 151: ...184 Chapter4 Assembly Replacement Procedure 2 A1 Front Frame A18 LCD Figure 4 2 LCD Assembly Exploded View ...
Страница 163: ...Chapter 4 205 Assembly Replacement Procedure 5 A2 A3 A4 and A5 Assemblies Figure 4 10 Assembly Cables 2 of 3 ...
Страница 166: ...208 Chapter4 Assembly Replacement Procedure 5 A2 A3 A4 and A5 Assemblies Figure 4 14 GPIB and A1A1 W1 Cable Placement ...
Страница 168: ...210 Chapter4 Assembly Replacement Procedure 6 A6 Power Supply Assembly Figure 4 15 Power Supply Cover ...
Страница 176: ...226 Chapter4 Assembly Replacement A9 Input Attenuator Figure 4 22 A9 and A10 A12 Mounting Screws ...
Страница 179: ...Chapter 4 229 Assembly Replacement A11 YTO Figure 4 23 A11 Mounting Screws at Right Side Frame ...
Страница 183: ...Chapter 4 233 Assembly Replacement Procedure 8 A14 and A15 Assemblies Figure 4 25 A14 and A15 Assembly Cables ...
Страница 190: ...Chapter 4 243 Assembly Replacement Procedure 11 Rear Frame Rear Dress Panel Figure 4 29 A6 Power Supply Cover ...
Страница 194: ...Chapter 4 257 Assembly Replacement Procedure 13 A21 OCXO Figure 4 34 A21 OCXO Mounting Screws ...
Страница 196: ...259 5 Replaceable Parts ...
Страница 218: ......
Страница 219: ......
Страница 220: ......
Страница 221: ......
Страница 222: ......
Страница 223: ......
Страница 224: ...303 6 Major Assembly and Cable Locations ...
Страница 228: ...Chapter 6 307 Major Assembly and Cable Locations Introduction Figure 6 2 Top View A2 and A3 Unfolded ...
Страница 229: ...308 Chapter6 Major Assembly and Cable Locations Introduction Figure 6 3 Top View A2 A3 A4 and A5 Unfolded ...
Страница 230: ...310 Chapter6 Major Assembly and Cable Locations Introduction Figure 6 5 Bottom View A15 Unfolded ...
Страница 231: ...Chapter 6 311 Major Assembly and Cable Locations Introduction Figure 6 6 Bottom View A15 and A14 Unfolded ...
Страница 233: ...314 Chapter6 Major Assembly and Cable Locations Introduction Figure 6 9 Rear View FL4 B1 BT1 A20 VGA Connector ...
Страница 234: ...315 7 General Troubleshooting ...
Страница 238: ...Chapter 7 319 General Troubleshooting Introduction Figure 7 2 Ribbon Cable Connections 1 of 3 ...
Страница 239: ...320 Chapter7 General Troubleshooting Introduction Figure 7 3 Ribbon Cable Connections 2 of 3 ...
Страница 242: ...Chapter 7 323 General Troubleshooting Introduction Figure 7 5 Service Cal Data Menu ...
Страница 271: ...352 Chapter7 General Troubleshooting Block Diagram Description Figure 7 6 Functional Sections ...
Страница 283: ...364 Chapter7 General Troubleshooting Block Diagram Description ...
Страница 284: ......
Страница 285: ......
Страница 286: ......
Страница 287: ...377 8 ADC Interface Section ...
Страница 291: ...Chapter 8 381 ADC Interface Section Introduction Figure 8 2 A3 Test Connector Pin Locations ...
Страница 321: ......
Страница 322: ...427 9 IF Section ...
Страница 356: ...Chapter 9 461 IF Section A5 IF Assembly Figure 9 13 Detailed IF Adjust Signature 5 ...
Страница 358: ...Chapter 9 463 IF Section A5 IF Assembly Figure 9 14 Noisy Signature Figure 9 15 Noise with Correct Shape ...
Страница 359: ...464 Chapter9 IF Section A5 IF Assembly Figure 9 16 Region B Amplitude Variation Figure 9 17 Region B Amplitude Offset ...
Страница 369: ...474 Chapter9 IF Section Cal Oscillator P O A4 Assembly Figure 9 21 Output Waveform 10 kHz Resolution Bandwidth ...
Страница 370: ...Chapter 9 475 IF Section Cal Oscillator P O A4 Assembly Figure 9 22 Output Waveform 3 kHz Resolution Bandwidth ...
Страница 371: ...476 Chapter9 IF Section Cal Oscillator P O A4 Assembly Figure 9 23 Output Waveform 1 kHz Resolution Bandwidth ...
Страница 372: ...Chapter 9 477 IF Section Cal Oscillator P O A4 Assembly Figure 9 24 Output Waveform 300 Hz Resolution Bandwidth ...
Страница 376: ......
Страница 377: ......
Страница 378: ......
Страница 379: ...487 10 Controller Section ...
Страница 394: ...521 11 Synthesizer Section ...
Страница 431: ...564 Chapter11 Synthesizer Section Unlocked Fractional N PLL Figure 11 8 VCO Bias Voltages for A14 Assemblies ...
Страница 447: ...Chapter 11 581 Synthesizer Section Sweep Generator Circuit Figure 11 11 Simplified Synthesizer Section ...
Страница 448: ...582 Chapter11 Synthesizer Section Sweep Generator Circuit Figure 11 12 Simplified A14 Assembly Block Diagram ...
Страница 451: ......
Страница 452: ......
Страница 453: ......
Страница 454: ...593 12 RF Section ...
Страница 475: ...614 Chapter12 RF Section A14 Frequency Control Assembly Figure 12 4 A7 LO Multiplier Amplifier Drive ...
Страница 489: ...628 Chapter12 RF Section A15 RF Assembly Figure 12 10 10 MHz TTL Reference at U304 Pin 13 ...
Страница 491: ......
Страница 492: ...633 13 Display Power Supply Section ...
Страница 504: ......
Страница 505: ...671 14 Component Level Information Packets ...
Страница 507: ......