cExpress-TL User’s Guide
PICMG COM.0 R3.0
Page 48
Copyright © 2021 ADLINK Technology, Inc.
4.4.4.1.
Displayport (DP) Mode
Name
Pin #
Description
I/O
PU / PD
Comment
DP
DP2_LANE0-
DP
DP2_LANE1-
DP
DP2_LANE2-
DP
DP2_LANE3-
D39
D40
D42
D43
D46
D47
D49
D50
DP Port 2, differential pair data lines
O PCIE
AC coupled off Module
100 nF DC blocking capacitors
shall
be placed on
the Carrier
DP2_HPD D44
DP Port 2, detection of Hot Plug / Unplug and
notification of the link layer
I 3.3V
PD 100K
Module must tolerate high level in stand-by mode.
The carrier board shall include a blocking FET on
DP1_HPD to prevent back-drive current from
damaging the Module.
C32
DP Port 2, Bidirectional Channel used for Link
Management and Device Control
I/O PCIE
PD 100K
AC coupled on Module
DP2_AUX- C33
DP Port 2, Bidirectional Channel used for Link
Management and Device Control
I/O PCIE
PU 100K
AC coupled on Module
DDI2_DDC_AUX_SEL C34 Strapping Signal to select HDMI or DP output
1M pull-down to logic ground enables HDMI
Floating enables Displayport mode
I 3.3V
PD 1M
DP mode enabled