A96G150 User's manual
22. Development tools
319
Figure 147 shows a timing diagram of each bit based on the state of DSCL clock and DSDA data.
Similar to I2C signal, DSDA data is allowed to change when DSCL is ‘L’. If the data changes when
DSCL is ‘H’,
the change means ‘START’ or ‘STOP’.
Figure 147. Bit Transfer on Serial Bus
Figure 148. Start and Stop Condition
During the OCD communication, each data byte is transferred in accompany with a parity bit. When
data is transferred in succession, a receiver returns the acknowledge bit to inform the reception.
Содержание A96G150
Страница 126: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 126 Figure 43 16 bit Timer Counter Mode Operation Example...
Страница 136: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 136 Figure 51 16 bit Timer Counter Mode Operation Example...
Страница 147: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 147 Figure 59 16 bit Timer Counter Mode Operation Example...
Страница 157: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 157 Figure 67 16 bit Timer Counter Mode Operation Example...
Страница 171: ...A96G150 User s manual 14 12 bit ADC 171 Figure 79 ADC Operation Flow Sequence...
Страница 333: ...A96G150 User s manual Revision history 333 Revision history Revision Date Notes 1 00 2022 06 22 First creation...