A96G150 User's manual
12. Timer 0/1/2/3/4/5
163
12.6.6
Register description
T5ADRH (Timer 5 A data High Register): 1012H
7
6
5
4
3
2
1
0
T5ADRH7
T5ADRH6
T5ADRH5
T5ADRH4
T5ADRH3
T5ADRH2
T5ADRH1
T5ADRH0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value: FFH
T5ADRH[7:0]
T5 A Data High Byte
T5ADRL (Timer 5 A Data Low Register): 1013H
7
6
5
4
3
2
1
0
T5ADRL7
T5ADRL6
T5ADRL5
T5ADRL4
T5ADRL3
T5ADRL2
T5ADRL1
T5ADRL0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value: FFH
T5ADRL[7:0]
T5 A Data Low Byte
NOTE:
Do not write
“0000H” in the T5ADRH/T5ADRL register when PPG mode.
T5BDRH (Timer 5 B Data High Register): 1014H
7
6
5
4
3
2
1
0
T5BDRH7
T5BDRH6
T5BDRH5
T5BDRH4
T5BDRH3
T5BDRH2
T5BDRH1
T5BDRH0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value: FFH
T5BDRH[7:0]
T5 B Data High Byte
T5BDRL (Timer 5 B Data Low Register): 1015H
7
6
5
4
3
2
1
0
T5BDRL7
T5BDRL6
T5BDRL5
T5BDRL4
T5BDRL3
T5BDRL2
T5BDRL1
T5BDRL0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value: FFH
T5BDRL[7:0]
T5 B Data Low
Содержание A96G150
Страница 126: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 126 Figure 43 16 bit Timer Counter Mode Operation Example...
Страница 136: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 136 Figure 51 16 bit Timer Counter Mode Operation Example...
Страница 147: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 147 Figure 59 16 bit Timer Counter Mode Operation Example...
Страница 157: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 157 Figure 67 16 bit Timer Counter Mode Operation Example...
Страница 171: ...A96G150 User s manual 14 12 bit ADC 171 Figure 79 ADC Operation Flow Sequence...
Страница 333: ...A96G150 User s manual Revision history 333 Revision history Revision Date Notes 1 00 2022 06 22 First creation...