18. Reset
A96G140/A96G148/A96A148 User’s manual
228
Figure 124. Configuration Timing When LVR RESET
18.5
LVI block diagram
M
U
X
LVIF
LVIEN
2.46V
VDD
LVIREF
Reference
Voltage
Gen erator
2.68V
2.81V
LVI Cir cuit
LVILS[3:0]
3.06V
3.21V
3.56V
3.73V
3.91V
4.25V
2.00V
2.13V
2.28V
1.88V
4
Figure 125. LVI Block Diagram
VDD
Internal nPOR
PAD RESETB
BIT (for Config)
LVR_RESETB
BIT (for Reset)
LSIRC 128kHz / 32
LSIRC (128kHz)
RESET_SYSB
Config Read
250us X 28h = 10ms
250us X 40h = 16ms
F1
F1
“
H
”
LSIRC 128kHz / 32 = 4kHz (250us)
“
H
”
“
H
”
Main OSC Off
…
…
…
00
01
02
00
3F
40
01
02
01
…
…
00
02
03
27
28