
<
2
.75
7UGT U/CPWCN
=L/2*
+PVGTTWRVU
7/<:
Figure 4-5. Interrupt Mask 2 Register
Interrupt Mask 2 Register–IMASK2 (F9H)
Bit
7
6
5
4
3
2
1
0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Reset
0
0
0
0
0
0
0
0
R = Read W = Write X = Indeterminate U = Undefined/Undetermined
Bit
Position
R/W
Value
Description
7
R/W
0
1
Disables IRQ14
Enables IRQ14
6
R/W
0
1
Disables IRQ13
Enables IRQ13
5
R/W
0
1
Disables IRQ12
Enables IRQ12
4
R/W
0
1
Disables IRQ11
Enables IRQ11
3
R/W
0
1
Disables IRQ10
Enables IRQ10
2
R/W
0
1
Disables IRQ9
Enables IRQ9
1
R/W
0
1
Disables IRQ8
Enables IRQ8
0
R/W
0
1
Disables IRQ7
Enables IRQ7