DM2000
64
PIN
NO.
I/O
FUNCTION
NAME
PIN
NO.
I/O
FUNCTION
NAME
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
RA1
RB1
RA2
RB2
V
SS
RA3
RB3
RA4
RB4
V
SS
RA5
RB5
RA6
RB6
V
SS
RA7
RB7
RA8
RB8
A0
A1
A2
V
SS
RDN
CSN
V
DD
ASN
A3N
SEL
NC
NC
NC
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
Encoder input
Ground
Encoder input
Ground
Encoder input
Ground
Encoder input
Address bus
Ground
Read
Chip select
Power 5V
Address strobe
Address bus
Bus select
Not used
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
D0
D1
V
SS
D2
D3
V
SS
D4
D5
V
SS
D6
D7
V
SS
NC
NC
RA9
RB9
RA10
RB10
RA11
RB11
RA12
RB12
RA13
RB13
RA14
V
DD
RB14
RA15
RB15
RA16
RB16
V
SS
O
O
O
O
O
O
O
O
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
Data bus
Ground
Data bus
Ground
Data bus
Ground
Data bus
Ground
Not used
Encoder input
Power 5V
Encoder input
Ground
SGH603064F-62F (XV973A00) Gate Array
PIN
NO.
I/O
FUNCTION
NAME
PIN
NO.
I/O
FUNCTION
NAME
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
DAUX
HDLT
DOUT
VFL
OPT
SYNC
MCC
WC
MCB
MCA
SKSY
XI
XO
P256
LOCK
Vss
TC
DIM1
DIM0
DOM1
DOM0
KM1
I
O
O
O
O
O
O
O
O
O
I
I
O
O
O
O
I
I
I
I
I
Auxiliary input for audio data
Asynchronous buffer operation flag
Audio data output
Parity flag output
Fs x 1 Synchronous output signal for DAC
Fs x 1 Synchronous output signal for DSP
Fs x 64 Bit clock output
Fs x 1 Word clock output
Fs x 128 Bit clock output
Fs x 256 Bit clock output
Clock synchronization control input
Crystal oscillator connection or external
clock input
Crystal oscillator connection
VCO oscillating clock connection
PLL lock flag
Logic section power (GND)
PLL time constant switching output
Data input mode selection
Data input mode selection
Data output mode selection
Data output mode selection
Clock mode switching input 1
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
RSTN
Vdda
CTLN
PCO
(NC)
CTLP
Vssa
TSTN
KM2
KM0
FS1
FS0
CSM
EXTW
DDIN
LR
Vdd
ERR
EMP
CD0
CCK
CLD
I
I
O
I
I
I
I
O
O
I
I
I
O
O
O
O
I
I
System reset input
VCO section power (+5V)
VCO control input N
PLL phase comparison output
VCO control input P
VCO section power (GND)
Test terminal. Open for normal use
Clock mode switching input 2
Clock mode switching input 0
Channel status sampling frequency
display output 1
Channel status sampling frequency
display output 0
Channel status output method selection
External synchronous auxiliary input
word clock
EIAJ (AES/EBU) data input
PLL word clock output
Logic section power (+5 V)
Data error flag output
Channel status emphasis control code
output
3-wire type microcomputer interface data
output
3-wire type microcomputer interface clock
input
3-wire type microcomputer interface load
input
YM3436DK (XG948E00) DIR2 (Digital Format Interface Receiver)
Summary of Contents for DM 2000 Version 2
Page 80: ...DM2000 80 AD Circuit Board to DSP CN952 CN954 to DSP CN951 CN953 A A 3NA V628540 2 1 ...
Page 82: ...DM2000 82 AD Circuit Board B B 3NA V628540 2 1 ...
Page 83: ...83 DM2000 Pattern side B B 3NA V628540 2 1 ...
Page 88: ...DM2000 88 D D BRG Circuit Board 3NA V628730 2 2 ...
Page 89: ...89 DM2000 D D Pattern side 3NA V628730 2 2 ...
Page 91: ...91 DM2000 CPU Circuit Board Pattern side 3NA V776550 3 3 ...
Page 95: ...95 DM2000 Pattern side DA1 Circuit Board 3NA V628550 1 2 ...
Page 97: ...97 DM2000 Pattern side 3NA V628560 1 DA2 Circuit Board ...
Page 100: ...DM2000 100 F F DSP Circuit Board 3NA V628520 3 1 ...