![Xilinx XC4000 Series Manual Download Page 11](http://html1.mh-extra.com/html/xilinx/xc4000-series/xc4000-series_manual_3415466011.webp)
September 18, 1996 (Version 1.04)
4-15
G'
4
G1 • • • G4
F1 • • • F4
C1 • • • C4
WRITE
DECODER
1 of 16
DIN
16-LATCH
ARRAY
X6752
4
4
MUX
F'
WRITE
DECODER
1 of 16
DIN
16-LATCH
ARRAY
READ
ADDRESS
READ
ADDRESS
WRITE PULSE
LATCH
ENABLE
LATCH
ENABLE
K
(CLOCK)
WE
D1
D0
EC
WRITE PULSE
MUX
4
4
Figure 3: 16x2 (or 16x1) Edge-Triggered Single-Port RAM
G'
4
G1 • • • G4
F1 • • • F4
C1 • • • C4
WRITE
DECODER
1 of 16
DIN
16-LATCH
ARRAY
X6754
4
4
MUX
F'
WRITE
DECODER
1 of 16
DIN
16-LATCH
ARRAY
READ
ADDRESS
READ
ADDRESS
WRITE PULSE
LATCH
ENABLE
LATCH
ENABLE
K
(CLOCK)
WE
D1/A4
D0
EC
EC
WRITE PULSE
MUX
4
4
H'
Figure 4: 32x1 Edge-Triggered Single-Port RAM (F and G addresses are identical)