22
www.xilinx.com
ML623 Board User Guide
UG724 (v1.1) September 15, 2010
Chapter 1:
ML623 Board Features and Operation
X-Ref Target - Figure 1-7
Figure 1-7:
GTX Transceiver and Reference Clock SMA Locations
UG724_c1_07_040610
QUAD_113
QUAD_114
QUAD_115
QUAD_112
QUAD_116
112 Clocks
115 Clocks
113 Clocks
114 Clocks
116 Clocks
114 Clocks
Table 1-13:
GTX Transceiver Pins
FPGA Pin
Net Name
SMA Connector
Trace Length (Mils)
AP5
112_RX0_P
J51
7,365
AP6
112_RX0_N
J52
7,361
AP1
112_TX0_P
J53
9,861
AP2
112_TX0_N
J54
9,853
AM5
112_RX1_P
J55
6,449
AM6
112_RX1_N
J56
6,438
AN3
112_TX1_P
J57
9,079
AN4
112_TX1_N
J58
9,089
AL3
112_RX2_P
J41
5,624
AL4
112_RX2_N
J42
5,634