![Xilinx KC705 User Manual Download Page 79](http://html1.mh-extra.com/html/xilinx/kc705/kc705_user-manual_3483163079.webp)
KC705 Board UCF Listing
KC705 Evaluation Board
79
UG810 (v1.3) May 10, 2013
NET FMC_HPC_LA20_N LOC = D19 | IOSTANDARD=LVCMOS25; # Bank 17 VCCO - VADJ_FPGA - IO_L14N_T2_SRCC_17
NET FMC_HPC_LA28_P LOC = D16 | IOSTANDARD=LVCMOS25; # Bank 17 VCCO - VADJ_FPGA - IO_L15P_T2_DQS_17
NET FMC_HPC_LA28_N LOC = C16 | IOSTANDARD=LVCMOS25; # Bank 17 VCCO - VADJ_FPGA - IO_L15N_T2_DQS_17
NET FMC_HPC_LA19_P LOC = G18 | IOSTANDARD=LVCMOS25; # Bank 17 VCCO - VADJ_FPGA - IO_L16P_T2_17
NET FMC_HPC_LA19_N LOC = F18 | IOSTANDARD=LVCMOS25; # Bank 17 VCCO - VADJ_FPGA - IO_L16N_T2_17
NET FMC_HPC_LA29_P LOC = C17 | IOSTANDARD=LVCMOS25; # Bank 17 VCCO - VADJ_FPGA - IO_L17P_T2_17
NET FMC_HPC_LA29_N LOC = B17 | IOSTANDARD=LVCMOS25; # Bank 17 VCCO - VADJ_FPGA - IO_L17N_T2_17
NET FMC_HPC_LA25_P LOC = G17 | IOSTANDARD=LVCMOS25; # Bank 17 VCCO - VADJ_FPGA - IO_L18P_T2_17
NET FMC_HPC_LA25_N LOC = F17 | IOSTANDARD=LVCMOS25; # Bank 17 VCCO - VADJ_FPGA - IO_L18N_T2_17
NET FMC_HPC_LA22_P LOC = C20 | IOSTANDARD=LVCMOS25; # Bank 17 VCCO - VADJ_FPGA - IO_L19P_T3_17
NET FMC_HPC_LA22_N LOC = B20 | IOSTANDARD=LVCMOS25; # Bank 17 VCCO - VADJ_FPGA - IO_L19N_T3_VREF_17
NET FMC_HPC_LA24_P LOC = A16 | IOSTANDARD=LVCMOS25; # Bank 17 VCCO - VADJ_FPGA - IO_L20P_T3_17
NET FMC_HPC_LA24_N LOC = A17 | IOSTANDARD=LVCMOS25; # Bank 17 VCCO - VADJ_FPGA - IO_L20N_T3_17
NET FMC_HPC_LA21_P LOC = A20 | IOSTANDARD=LVCMOS25; # Bank 17 VCCO - VADJ_FPGA - IO_L21P_T3_DQS_17
NET FMC_HPC_LA21_N LOC = A21 | IOSTANDARD=LVCMOS25; # Bank 17 VCCO - VADJ_FPGA - IO_L21N_T3_DQS_17
NET FMC_HPC_LA26_P LOC = B18 | IOSTANDARD=LVCMOS25; # Bank 17 VCCO - VADJ_FPGA - IO_L22P_T3_17
NET FMC_HPC_LA26_N LOC = A18 | IOSTANDARD=LVCMOS25; # Bank 17 VCCO - VADJ_FPGA - IO_L22N_T3_17
NET FMC_HPC_LA23_P LOC = B22 | IOSTANDARD=LVCMOS25; # Bank 17 VCCO - VADJ_FPGA - IO_L23P_T3_17
NET FMC_HPC_LA23_N LOC = A22 | IOSTANDARD=LVCMOS25; # Bank 17 VCCO - VADJ_FPGA - IO_L23N_T3_17
NET FMC_HPC_LA27_P LOC = C19 | IOSTANDARD=LVCMOS25; # Bank 17 VCCO - VADJ_FPGA - IO_L24P_T3_17
NET FMC_HPC_LA27_N LOC = B19 | IOSTANDARD=LVCMOS25; # Bank 17 VCCO - VADJ_FPGA - IO_L24N_T3_17
NET GPIO_LED_6_LS LOC = E18 | IOSTANDARD=LVCMOS25; # Bank 17 VCCO - VADJ_FPGA - IO_25_17
NET GPIO_SW_C LOC = G12 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_0_18
NET FMC_HPC_HA13_P LOC = L16 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L1P_T0_18
NET FMC_HPC_HA13_N LOC = K16 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L1N_T0_18
NET FMC_HPC_HA16_P LOC = L15 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L2P_T0_18
NET FMC_HPC_HA16_N LOC = K15 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L2N_T0_18
NET FMC_HPC_HA23_P LOC = L12 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L3P_T0_DQS_18
NET FMC_HPC_HA23_N LOC = L13 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L3N_T0_DQS_18
NET FMC_HPC_HA20_P LOC = K13 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L4P_T0_18
NET FMC_HPC_HA20_N LOC = J13 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L4N_T0_18
NET FMC_HPC_HA18_P LOC = K14 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L5P_T0_18
NET FMC_HPC_HA18_N LOC = J14 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L5N_T0_18
NET FMC_HPC_HA22_P LOC = L11 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L6P_T0_18
NET FMC_HPC_HA22_N LOC = K11 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L6N_T0_VREF_18
NET FMC_HPC_HA15_P LOC = H15 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L7P_T1_18
NET FMC_HPC_HA15_N LOC = G15 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L7N_T1_18
NET FMC_HPC_HA21_P LOC = J11 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L8P_T1_18
NET FMC_HPC_HA21_N LOC = J12 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L8N_T1_18
NET FMC_HPC_HA14_P LOC = J16 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L9P_T1_DQS_18
NET FMC_HPC_HA14_N LOC = H16 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L9N_T1_DQS_18
NET FMC_HPC_HA19_P LOC = H11 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L10P_T1_18
NET FMC_HPC_HA19_N LOC = H12 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L10N_T1_18
NET FMC_HPC_HA01_CC_P LOC = H14 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L11P_T1_SRCC_18
NET FMC_HPC_HA01_CC_N LOC = G14 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L11N_T1_SRCC_18
NET FMC_HPC_HA17_CC_P LOC = G13 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L12P_T1_MRCC_18
NET FMC_HPC_HA17_CC_N LOC = F13 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L12N_T1_MRCC_18
NET FMC_HPC_HA00_CC_P LOC = D12 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L13P_T2_MRCC_18
NET FMC_HPC_HA00_CC_N LOC = D13 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L13N_T2_MRCC_18
NET FMC_HPC_HA09_P LOC = F12 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L14P_T2_SRCC_18
NET FMC_HPC_HA09_N LOC = E13 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L14N_T2_SRCC_18
NET FMC_HPC_HA03_P LOC = C12 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L15P_T2_DQS_18
NET FMC_HPC_HA03_N LOC = B12 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L15N_T2_DQS_18
NET FMC_HPC_HA04_P LOC = F11 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L16P_T2_18
NET FMC_HPC_HA04_N LOC = E11 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L16N_T2_18
NET FMC_HPC_HA10_P LOC = A11 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L17P_T2_18
NET FMC_HPC_HA10_N LOC = A12 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L17N_T2_18
NET FMC_HPC_HA02_P LOC = D11 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L18P_T2_18
NET FMC_HPC_HA02_N LOC = C11 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L18N_T2_18
NET FMC_HPC_HA05_P LOC = F15 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L19P_T3_18
NET FMC_HPC_HA05_N LOC = E16 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L19N_T3_VREF_18
NET FMC_HPC_HA08_P LOC = E14 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L20P_T3_18
NET FMC_HPC_HA08_N LOC = E15 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L20N_T3_18
NET FMC_HPC_HA06_P LOC = D14 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L21P_T3_DQS_18
NET FMC_HPC_HA06_N LOC = C14 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L21N_T3_DQS_18
NET FMC_HPC_HA11_P LOC = B13 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L22P_T3_18
NET FMC_HPC_HA11_N LOC = A13 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L22N_T3_18
NET FMC_HPC_HA12_P LOC = C15 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L23P_T3_18
NET FMC_HPC_HA12_N LOC = B15 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L23N_T3_18
NET FMC_HPC_HA07_P LOC = B14 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L24P_T3_18
NET FMC_HPC_HA07_N LOC = A15 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_L24N_T3_18
NET GPIO_LED_7_LS LOC = F16 | IOSTANDARD=LVCMOS25; # Bank 18 VCCO - VADJ_FPGA - IO_25_18
NET PMBUS_DATA_LS LOC = Y14 | IOSTANDARD=LVCMOS15; # Bank 32 VCCO - VCC1V5_FPGA - IO_0_VRN_32
NET DDR3_D24 LOC = AK16 | IOSTANDARD=SSTL15; # Bank 32 VCCO - VCC1V5_FPGA - IO_L1P_T0_32
NET DDR3_D31 LOC = AK15 | IOSTANDARD=SSTL15; # Bank 32 VCCO - VCC1V5_FPGA - IO_L1N_T0_32
NET DDR3_D26 LOC = AG15 | IOSTANDARD=SSTL15; # Bank 32 VCCO - VCC1V5_FPGA - IO_L2P_T0_32
NET DDR3_D30 LOC = AH15 | IOSTANDARD=SSTL15; # Bank 32 VCCO - VCC1V5_FPGA - IO_L2N_T0_32
NET DDR3_DQS3_P LOC = AH16 | IOSTANDARD=SSTL15; # Bank 32 VCCO - VCC1V5_FPGA - IO_L3P_T0_DQS_32
NET DDR3_DQS3_N LOC = AJ16 | IOSTANDARD=SSTL15; # Bank 32 VCCO - VCC1V5_FPGA - IO_L3N_T0_DQS_32
NET DDR3_D27 LOC = AF15 | IOSTANDARD=SSTL15; # Bank 32 VCCO - VCC1V5_FPGA - IO_L4P_T0_32
NET DDR3_D29 LOC = AG14 | IOSTANDARD=SSTL15; # Bank 32 VCCO - VCC1V5_FPGA - IO_L4N_T0_32