![Xilinx KC705 User Manual Download Page 18](http://html1.mh-extra.com/html/xilinx/kc705/kc705_user-manual_3483163018.webp)
18
KC705 Evaluation Board
UG810 (v1.3) May 10, 2013
Chapter 1:
KC705 Evaluation Board Features
Additional FPGA bitstreams can be stored and used for configuration by setting the Warm
Boot Start Address (WBSTAR) register contained in 7 series FPGAs. More information is
available in the reconfiguration and multiboot section in
7 Series FPGAs
Configuration User Guide
. The configuration section in this document provides details on
the Master BPI configuration mode.
shows the connections of the linear BPI Flash memory on the KC705 board.
For more information about the Numonyx PC28F00AP30TF see
T22
FLASH_D6
G6
DQ6
T23
FLASH_D7
H7
DQ7
U20
FLASH_D8
E1
DQ8
P29
FLASH_D9
E3
DQ9
R29
FLASH_D10
F3
DQ10
P27
FLASH_D11
F4
DQ11
P28
FLASH_D12
F5
DQ12
T30
FLASH_D13
H5
DQ13
P26
FLASH_D14
G7
DQ14
R26
FLASH_D15
E7
DQ15
U29
FLASH_WAIT
F7
WAIT
M25
FPGA_FWE_B
G8
WE_B
M24
FLASH_OE_B
F8
OE_B
B10
FPGA_CCLK
E6
CLK
U63.6
FLASH_CE_B
B4
CE_B
M30
FLASH_ADV_B
F6
ADV_B
A10
FPGA_INIT_B
D4
RST_B
Table 1-5:
BPI Flash Memory Connections to the FPGA
(Cont’d)
U1 FPGA Pin
Net Name
U58 BPI Flash Memory
Pin Number
Pin Name