Chapter 2: Product Specification
DPU IP Product Guide
16
PG338 (v1.2) March 26, 2019
Reg_dpu1_base_addr3_h 0x340
32
R/W The lower 8 bits in the register represent the upper 8
bits of the base address3 of DPU core1.
Reg_dpu1_base_addr4_l 0x344
32
R/W The lower 32 bits of the base address4 of DPU core1.
Reg_dpu1_base_addr4_h 0x348
32
R/W The lower 8 bits in the register represent the upper 8
bits of the base address4 of DPU core1.
Reg_dpu1_base_addr5_l 0x34C
32
R/W The lower 32 bits of the base address5 of DPU core1.
Reg_dpu1_base_addr5_h 0x350
32
R/W The lower 8 bits in the register represent the upper 8
bits of the base address5 of DPU core1.
Reg_dpu1_base_addr6_l 0x354
32
R/W The lower 32 bits of the base address6 of DPU core1.
Reg_dpu1_base_addr6_h 0x358
32
R/W The lower 8 bits in the register represent the upper 8
bits of the base address6 of DPU core1.
Reg_dpu1_base_addr7_l 0x35C
32
R/W The lower 32 bits of the base address7 of DPU core1.
Reg_dpu1_base_addr7_h 0x360
32
R/W The lower 8 bits in the register represent the upper 8
bits of the base address7 of DPU core1.
Reg_dpu2_base_addr1_l 0x42C
32
R/W The lower 32 bits of the base address1 of DPU core2.
Reg_dpu2_base_addr1_h 0x430
32
R/W The lower 8 bits in the register represent the upper 8
bits of the base address1 of DPU core2.
Reg_dpu2_base_addr2_l 0x434
32
R/W The lower 32 bits of the base address2 of DPU core2.
Reg_dpu2_base_addr2_h 0x438
32
R/W The lower 8 bits in the register represent the upper 8
bits of the base address2 of DPU core2.
Reg_dpu2_base_addr3_l 0x43C
32
R/W The lower 32 bits of the base address3 of DPU core2.
Reg_dpu2_base_addr3_h 0x440
32
R/W The lower 8 bits in the register represent the upper 8
bits of the base address3 of DPU core2.
Reg_dpu2_base_addr4_l 0x444
32
R/W The lower 32 bits of the base address4 of DPU core2.
Reg_dpu2_base_addr4_h 0x448
32
R/W The lower 8 bits in the register represent the upper 8
bits of the base address4 of DPU core2.
Reg_dpu2_base_addr5_l 0x44C
32
R/W The lower 32 bits of the base address5 of DPU core2.
Reg_dpu2_base_addr5_h 0x450
32
R/W The lower 8 bits in the register represent the upper 8
bits of the base address5 of DPU core2.
Reg_dpu2_base_addr6_l 0x454
32
R/W The lower 32 bits of the base address6 of DPU core2.
Reg_dpu2_base_addr6_h 0x458
32
R/W The lower 8 bits in the register represent the upper 8
bits of the base address6 of DPU core2.
Reg_dpu2_base_addr7_l 0x45C
32
R/W The lower 32 bits of the base address7 of DPU core2.
Reg_dpu2_base_addr7_h 0x460
32
R/W The lower 8 bits in the register represent the upper 8
bits of the base address7 of DPU core2.