www.ti.com
3.9
EMAC Control Module Receive Threshold Interrupt Status Register
3.10 EMAC Control Module Receive Interrupt Status Register (CMRXINTSTAT)
EMAC Control Module Registers
(CMRXTHRESHINTSTAT)
The receive threshold interrupt status register (CMRXTHRESHINTSTAT) is shown in
Figure 21
and
described in
Table 18
.
Figure 21. EMAC Control Module Receive Threshold Interrupt Status Register
(CMRXTHRESHINTSTAT)
31
16
Reserved
R-0
15
8
7
0
Reserved
RXTHRESHINTTSTAT
R-0
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 18. EMAC Control Module Receive Threshold Interrupt Status Register
(CMRXTHRESHINTSTAT) Field Descriptions
Bit
Field
Value
Description
31-8
Reserved
0
Reserved
7-0
RXTHRESHINTTSTAT[
n
]
Receive threshold interrupt status. Each bit shows the status of the corresponding
channel
n
receive threshold interrupt.
Bit
n
= 0, channel
n
receive threshold interrupt is not pending.
Bit
n
= 1, channel
n
receive threshold interrupt is pending.
The receive interrupt status register (CMRXINTSTAT) is shown in
Figure 22
and described in
Table 19
.
Figure 22. EMAC Control Module Receive Interrupt Status Register (CMRXINTSTAT)
31
16
Reserved
R-0
15
8
7
0
Reserved
RXPULSEINTTSTAT
R-0
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 19. EMAC Control Module Receive Interrupt Status Register (CMRXINTSTAT)
Field Descriptions
Bit
Field
Value
Description
31-8
Reserved
0
Reserved
7-0
RXPULSEINTTSTAT[
n
]
Receive interrupt status. Each bit shows the status of the corresponding channel
n
receive
interrupt.
Bit
n
= 0, channel
n
receive interrupt is not pending.
Bit
n
= 1, channel
n
receive interrupt is pending.
SPRUEQ6 – December 2007
Ethernet Media Access Controller (EMAC)/Management Data Input/Output (MDIO)
67
Submit Documentation Feedback