www.ti.com
6.6.15 Clock Enable Control Register (CKEN)
PLL Controller Register Map
The clock enable control register (CKEN) is shown in
and described in
for PLLC1
and PLLC2. The CKEN register is used to enable the PLL auxiliary clock (AUXCLK). The auxiliary clock
should always be enabled, so you must always set this bit to 1. PLLC2 does not use the auxiliary clock, so
the CKEN register is not applicable to PLLC2 and all CKEN bit fields are reserved for PLLC2.
Figure 6-17. Clock Enable Control Register (CKEN)
31
16
Reserved
R-0
R-0
15
1
0
Reserved
AUXEN
R-0
R/W-1
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 6-18. Clock Enable Control Register (CKEN) Field Descriptions
Bit
Field
Value
Description
31-1
Reserved
Reserved
0
AUXEN
Auxiliary clock (AUXCLK) enable. For PLLC1, this bit should always be set to 1.
0
Disable
1
Enable
SPRUFB3 – September 2007
PLL Controllers (PLLCs)
59