USB Registers
1786
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Universal Serial Bus (USB) Controller
27.5.69 USBDRRIS Register (Offset = 0x410) [reset = 0x0]
USB Device RESUME Raw Interrupt Status (USBDRRIS)
OTG A / Host
OTG B / Device
The USBDRRIS 32-bit register is the raw interrupt status register. On a read, this register gives the current
raw status value of the corresponding interrupt prior to masking. A write has no effect.
USBDRRIS is shown in
and described in
Return to
Figure 27-82. USBDRRIS Register
31
30
29
28
27
26
25
24
RESERVED
R-0x0
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
RESERVED
R-0x0
7
6
5
4
3
2
1
0
RESERVED
RESUME
R-0x0
R-0x0
Table 27-89. USBDRRIS Register Field Descriptions
Bit
Field
Type
Reset
Description
31-1
RESERVED
R
0x0
0
RESUME
R
0x0
RESUME Interrupt Status.
This bit is cleared by writing a 1 to the RESUME bit in the
USBDRISC register.
0x0 = An interrupt has not occurred.
0x1 = A RESUME status has been detected.