EMAC Control Module Registers
1466
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
EMAC/MDIO Module
28.3.8 EMAC Control Module Receive Threshold Interrupt Status Registers
(C0RXTHRESHSTAT)
The EMAC control module receive threshold interrupt status register (C0RXTHRESHSTAT) is shown in
and described in
Figure 28-22. EMAC Control Module Receive Threshold Interrupt Status Register
(C0RXTHRESHSTAT)
31
16
Reserved
R-0
15
8
Reserved
R-0
7
6
5
4
3
2
1
0
RXCH7THRESH
STAT
RXCH6THRESH
STAT
RXCH5THRESH
STAT
RXCH4THRESH
STAT
RXCH3THRESH
STAT
RXCH2THRESH
STAT
RXCH1THRESH
STAT
RXCH0THRESH
STAT
R-0
R-0
R-0
R-0
R-0
R-0
R-0
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 28-18. EMAC Control Module Receive Threshold Interrupt Status Register
(C0RXTHRESHSTAT)
Bit
Field
Value
Description
31-8
Reserved
0
Reserved
7
RXCH7THRESHSTAT
Interrupt status for RX Channel 7 masked by the C0RXTHRESHEN register
0
RX Channel 7 does not satisfy conditions to generate a C0RXTHRESHPULSE interrupt.
1
RX Channel 7 satisfies conditions to generate a C0RXTHRESHPULSE interrupt.
6
RXCH6THRESHSTAT
Interrupt status for RX Channel 6 masked by the C0RXTHRESHEN register
0
RX Channel 6 does not satisfy conditions to generate a C0RXTHRESHPULSE interrupt.
1
RX Channel 6 satisfies conditions to generate a C0RXTHRESHPULSE interrupt.
5
RXCH5THRESHSTAT
Interrupt status for RX Channel 5 masked by the C0RXTHRESHEN register
0
RX Channel 5 does not satisfy conditions to generate a C0RXTHRESHPULSE interrupt.
1
RX Channel 5 satisfies conditions to generate a C0RXTHRESHPULSE interrupt.
4
RXCH4THRESHSTAT
Interrupt status for RX Channel 4 masked by the C0RXTHRESHEN register
0
RX Channel 4 does not satisfy conditions to generate a C0RXTHRESHPULSE interrupt.
1
RX Channel 4 satisfies conditions to generate a C0RXTHRESHPULSE interrupt.
3
RXCH3THRESHSTAT
Interrupt status for RX Channel 3 masked by the C0RXTHRESHEN register
0
RX Channel 3 does not satisfy conditions to generate a C0RXTHRESHPULSE interrupt.
1
RX Channel 3 satisfies conditions to generate a C0RXTHRESHPULSE interrupt.
2
RXCH2THRESHSTAT
Interrupt status for RX Channel 2 masked by the C0RXTHRESHEN register
0
RX Channel 2 does not satisfy conditions to generate a C0RXTHRESHPULSE interrupt.
1
RX Channel 2 satisfies conditions to generate a C0RXTHRESHPULSE interrupt.
1
RXCH1THRESHSTAT
Interrupt status for RX Channel 1 masked by the C0RXTHRESHEN register
0
RX Channel 1 does not satisfy conditions to generate a C0RXTHRESHPULSE interrupt.
1
RX Channel 1 satisfies conditions to generate a C0RXTHRESHPULSE interrupt.
0
RXCH0THRESHSTAT
Interrupt status for RX Channel 0 masked by the C0RXTHRESHEN register
0
RX Channel 0 does not satisfy conditions to generate a C0RXTHRESHPULSE interrupt.
1
RX Channel 0 satisfies conditions to generate a C0RXTHRESHPULSE interrupt.