Clock Generation and Reset Control Registers
15-77
Clock Generation and System Reset Management
The software clock request register (SOFT_REQ_REG) manages software
clock requests.
Table 15–35. Software Clock Request Register (SOFT_REQ_REG)
Bit
Name
Value
Description
Type
Reset
Value
4
USB_REQ_EN
0
Disables USB function hardware DPLL request
R/W
0x1
1
Enables USB function hardware DPLL request
3
SOFT_USB_REQ
0
No software request for clocking on USB.CLK0
R/W
0
1
Software request for clocking on USB.CLK0
2
SOFT_SDW_REQ
0
No software request for clocking on BCLK
R/W
0
1
Software request for clocking on BCLK
1
SOFT_COM_REQ
0
No software request for clocking on MCLK
R/W
0
1
Software request for clocking on MCLK
0
SOFT_DPLL_REQ
0
Software request for clocking on 48-MHz DPLL
R/W
0
1
Software request for clocking on 48-MHz DPLL
(except no software request possible when
PLL_ENABLE = 0 in DPLL_CTRL_REG)
The counter 32 FIQ register (COUNTER_32_FIQ_REG) represents the
number of 32-kHz clocks to delay before activating RST_HOST_OUT after
receiving an active BFAIL/EXT_FIQ signal.
Table 15–36. Counter 32 FIQ Register (COUNTER_32_FIQ_REG)
Bit
Name
Type
Reset
Value
7–0
COUNTER_32_FIQ
R/W
0x01