Public Version
www.ti.com
IVA2.2 Subsystem Register Manual
Bits
Field Name
Description
Type
Reset
4
E4
Event #4
R
0
3
E3
Event #3
R
0
2
E2
Event #2
R
0
1
E1
Event #1
R
0
0
E0
Event #0
R
0
Table 5-277. Register Call Summary for Register TPCC_EER
IVA2.2 Subsystem Functional Description
•
:
IVA2.2 Subsystem Basic Programming Model
•
:
IVA2.2 Subsystem Register Manual
•
Table 5-278. TPCC_EECR
Address Offset
0x1028
Physical address
0x01C0 1028
Instance
IVA2.2 TPCC
Description
Event Enable Clear Register:
CPU write of 1 to the EECR.En bit causes the EER.En bit to be cleared.
CPU write of 0 has no effect.
Type
W
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
E9
E8
E7
E6
E5
E4
E3
E2
E1
E0
E19
E18
E17
E16
E15
E14
E13
E12
E11
E10
Bits
Field Name
Description
Type
Reset
31:20
Reserved
Reserved
W
0
19
E19
Event #19
W
0
18
E18
Event #18
W
0
17
E17
Event #17
W
0
16
E16
Event #16
W
0
15
E15
Event #15
W
0
14
E14
Event #14
W
0
13
E13
Event #13
W
0
12
E12
Event #12
W
0
11
E11
Event #11
W
0
10
E10
Event #10
W
0
9
E9
Event #9
W
0
8
E8
Event #8
W
0
7
E7
Event #7
W
0
6
E6
Event #6
W
0
5
E5
Event #5
W
0
4
E4
Event #4
W
0
3
E3
Event #3
W
0
2
E2
Event #2
W
0
1
E1
Event #1
W
0
0
E0
Event #0
W
0
901
SWPU177N – December 2009 – Revised November 2010
IVA2.2 Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated