Public Version
IVA2.2 Subsystem Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
2
TRACTV
Transfer Request Active:
R
0
TRACTV = 0: Transfer Request processing/submission logic is
inactive.
TRACTV = 1: Transfer Request processing/submission logic is
active.
1
QEVTACTV
QDMA Event Active:
R
0
QEVTACTV = 0: No enabled QDMA Events are active within the CC.
QEVTACTV = 1: At least one enabled DMA Event(ER & EER, ESR,
CER) is active within the CC.
0
EVTACTV
DMA Event Active:
R
0
EVTACTV = 0: No enabled DMA Events are active within the CC.
EVTACTV = 1: At least one enabled DMA Event(ER & EER, ESR,
CER) is active within the CC.
Table 5-251. Register Call Summary for Register TPCC_CCSTAT
IVA2.2 Subsystem Register Manual
•
Table 5-252. TPCC_MPFAR
Address Offset
0x0800
Physical address
0x01C0 0800
Instance
IVA2.2 TPCC
Description
Memory Protection Fault Address
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
FADDR
Bits
Field Name
Description
Type
Reset
31:0
FADDR
Fault Address:
R
0x00000000
32-bit read-only status register containing the faulting address when
a memory protection violation is detected. This register can only be
cleared through the MPFCR.
Table 5-253. Register Call Summary for Register TPCC_MPFAR
IVA2.2 Subsystem Basic Programming Model
•
:
IVA2.2 Subsystem Register Manual
•
Table 5-254. TPCC_MPFSR
Address Offset
0x0804
Physical address
0x01C0 0804
Instance
IVA2.2 TPCC
Description
Memory Protection Fault Status Register
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
FID
Reserved
SXE
SRE
UXE
URE
SWE
UWE
888
IVA2.2 Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated