Public Version
IVA2.2 Subsystem Register Manual
www.ti.com
Table 5-157. L1DINV
Address Offset
0x0000 5048
Physical address
0x0184 5048
Instance
IVA2.2 GEMXMC
Description
L1D Global Invalidate
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
I
Bits
Field Name
Description
Type
Reset
31:1
Reserved
Write 0s for future compatibility. Read returns 0.
RW
0x--------
0
I
L1D global invalidate command:
RW
0
Write 0: No effect
Write 1: Initiates an L1D global invalidate
Read 0: Previous L1D global invalidate has completed
Read 1: Previous L1D global invalidate has notcompleted
Table 5-158. Register Call Summary for Register L1DINV
IVA2.2 Subsystem Basic Programming Model
•
:
IVA2.2 Subsystem Register Manual
•
Table 5-159. MARi
Address Offset
(0x4*i)
Physical address
0x0184 8000 + (0x4*i)
Instance
IVA2.2 GEMXMC
Description
Memory Attribute Register
i = 0 defines the cacheable memory attribute for Local L2 RAM (fixed)
i = 1 to 255 define a cachable memory attribute for 0x0100 0000 memory range starting at 0x0100 0000
Type
RW (R for i=0...15)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
PC
Bits
Field Name
Description
Type
Reset
31:1
Reserved
Write 0s for future compatibility. Read returns 0.
R
0x--------
0
PC
RW (R for i=0...15)
0 (1 for i=0)
Read 0x0:
Region is not cached
Read 0x1:
Region is cached
Table 5-160. Register Call Summary for Register MARi
IVA2.2 Subsystem Basic Programming Model
•
•
:
IVA2.2 Subsystem Register Manual
•
846 IVA2.2 Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated