Public Version
IVA2.2 Subsystem Register Manual
www.ti.com
Table 5-131. L1PIWC
Address Offset
0x0000 4024
Physical address
0x0184 4024
Instance
IVA2.2 GEMXMC
Description
L1P Block Invalidate Word Count
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
WC
Bits
Field Name
Description
Type
Reset
31:16
Reserved
Write 0s for future compatibility. Read returns 0.
RW
0x0000
15:0
WC
Number of 32-bit words in the block
RW
0x0000
Table 5-132. Register Call Summary for Register L1PIWC
IVA2.2 Subsystem Basic Programming Model
•
:
IVA2.2 Subsystem Register Manual
•
Table 5-133. L1DWIBAR
Address Offset
0x0000 4030
Physical address
0x0184 4030
Instance
IVA2.2 GEMXMC
Description
Type
W
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
ADDR
Bits
Field Name
Description
Type
Reset
31:0
ADDR
Block base address
W
0x--------
Table 5-134. Register Call Summary for Register L1DWIBAR
IVA2.2 Subsystem Basic Programming Model
•
:
IVA2.2 Subsystem Register Manual
•
Table 5-135. L1DWIWC
Address Offset
0x0000 4034
Physical address
0x0184 4034
Instance
IVA2.2 GEMXMC
Description
L1D Block Wb-Inv Word Count
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
WC
840
IVA2.2 Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated