
Public Version
www.ti.com
IVA2.2 Subsystem Register Manual
Bits
Field Name
Description
Type
Reset
31
Reserved
Write 0s for future compatibility.
RW
0x0
Read returns 0.
30:24
INTSEL(j*4+3)
Source event number of the CPU interrupt #j*4+3
RW
i*4+3
23
Reserved
Write 0s for future compatibility.
RW
0x0
Read returns 0.
22:16
INTSEL(j*4+2)
Source event number of the CPU interrupt #j*4+2
RW
i*4+2
15
Reserved
Write 0s for future compatibility.
RW
0x0
Read returns 0.
14:8
INTSEL(j*4+1)
Source event number of the CPU interrupt #j*4+1
RW
i*4+1
7
Reserved
Write 0s for future compatibility.
RW
0x0
Read returns 0.
6:0
INTSEL(j*4)
Source event number of the CPU interrupt #j*4
RW
i*4
Table 5-39. Register Call Summary for Register INTMUXj
IVA2.2 Subsystem Functional Description
•
:
IVA2.2 Subsystem Basic Programming Model
•
Event <-> Interrupt Mapping Programming Sequence
•
Interrupt Controller Basic Programming Model for Power Down of IVA2.2 Subsystem
:
•
Interrupt Controller Basic Programming Model for Power On of IVA2.2 Subsystem
IVA2.2 Subsystem Register Manual
•
:
Table 5-40. INTXSTAT
Address Offset
0x0000 0180
Physical address
0x0180 0180
Instance
IVA2.2 GEMIC
Description
Interrupt Exception Status Register
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
SYSINT
CPUINT
RESERVED
DROP
Bits
Field Name
Description
Type
Reset
31:24
SYSINT
System Event number
R
0x00
00000000: EVT0
.......
01111111: EVT127
Others: Reserved
23:16
CPUINT
CPU interrupt number
R
0x00
00000000: CPUINT0
.......
00001111: CPUINT15
Others: Reserved
15:1
RESERVED
Write 0s for future compatibility.
R
0x0000
Read returns 0.
0
DROP
Dropped event flag
R
0
0: No events dropped
1: Event was dropped by the CPU
809
SWPU177N – December 2009 – Revised November 2010
IVA2.2 Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated