Public Version
www.ti.com
PRCM Register Manual
Bits
Field Name
Description
Type
Reset
4
MPU_WD_RST
MPU watchdog reset event
RW
0x0
Read 0x0: No MPU watchdog reset.
Write 0x0: Status bit unchanged
Read 0x1: MPU wachtdog reset occurred.
Write 0x1: Status bit is cleared to 0.
3
RESERVED
Reserved for non-GP devices.
RW
0x0
2
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0
1
GLOBAL_SW_RST
Global software reset event
RW
0x0
Read 0x0: No global software reset.
Write 0x0: Status bit unchanged
Read 0x1: Global software reset occurred.
Write 0x1: Status bit is cleared to 0.
0
GLOBAL_COLD_RST
Power-up (cold) reset event
RW
0x1
Read 0x0: No power-on reset.
Write 0x0: Status bit unchanged
Read 0x1: Power-on reset occurred.
Write 0x1: Status bit is cleared to 0.
Table 3-460. Register Call Summary for Register PRM_RSTST
PRCM Functional Description
•
:
•
:
PRCM Basic Programming Model
•
RM_RSTST_ <domain_name> (Reset Status Register)
:
•
:
PRCM Register Manual
•
Global_Reg_PRM Register Summary
:
Table 3-461. PRM_VOLTCTRL
Address Offset
0x0000 0060
Physical Address
0x4830 7260
Instance
Global_Reg_PRM
Description
This register allows a direct control on the external power IC.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
SEL_OFF
AUTO_OFF
AUTO_RET
RESERVED
SEL_VMODE
AUTO_SLEEP
PAD_OFF_MODE_OVR
635
SWPU177N – December 2009 – Revised November 2010
Power, Reset, and Clock Management
Copyright © 2009–2010, Texas Instruments Incorporated