
Public Version
PRCM Register Manual
www.ti.com
Table 3-447. PRM_VC_CMD_VAL_1
Address Offset
0x0000 0030
Physical Address
0x4830 7230
Instance
Global_Reg_PRM
Description
This register allows the setting of the ON/Retention/OFF voltage level values for the second VDD
channel. It is used if the second channel has different values than the first channel.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
ON
ONLP
RET
OFF
Bits
Field Name
Description
Type
Reset
31:24
ON
Set the ON voltage level value for the second VDD
RW
0x00
channel (VDD2).
23:16
ONLP
Set the ON-LP voltage level value for the second VDD
RW
0x00
channel (VDD2).
15:8
RET
Set the RET voltage level value for the second VDD
RW
0x00
channel (VDD2).
7:0
OFF
Set the OFF voltage level value for the second VDD
RW
0x00
channel (VDD2).
Table 3-448. Register Call Summary for Register PRM_VC_CMD_VAL_1
PRCM Functional Description
•
•
:
PRCM Basic Programming Model
•
PRCM Register Manual
•
Global_Reg_PRM Register Summary
:
Table 3-449. PRM_VC_CH_CONF
Address Offset
0x0000 0034
Physical Address
0x4830 7234
Instance
Global_Reg_PRM
Description
This register allows the configuration pointers for both VDD channels.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RESERVED
SA1
SA0
RAV1
RAV0
RAC1
RAC0
CMD1
CMD0
RACEN1
RACEN0
Bits
Field Name
Description
Type
Reset
31:21
RESERVED
Write 0s for future compatibility. Read is undefined.
R
0x000
20
CMD1
Selects the ON/ON-LP/Retention/OFF voltage values for
RW
0x0
the second VDD channel (VDD2).
19
RACEN1
Enable bit for usage of RAC1.
RW
0x0
18
RAC1
Set the ON/ON-LP/Retention/OFF command
RW
0x0
configuration register address pointer for the second VDD
channel (VDD2).
17
RAV1
Set the voltage configuration register address pointer for
RW
0x0
the second VDD channel (VDD2).
16
SA1
Set the slave address pointer for the second VDD
RW
0x0
channel (VDD2).
15:5
RESERVED
Write 0s for future compatibility. Read is undefined.
R
0x000
630
Power, Reset, and Clock Management
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated