
Public Version
PRCM Register Manual
www.ti.com
Table 3-335. Register Call Summary for Register PM_PWSTCTRL_MPU
PRCM Basic Programming Model
•
PM_PWSTCTRL_ <domain_name> (Power State Control Register)
:
PRCM Register Manual
•
MPU_PRM Registers Register Summary
Table 3-336. PM_PWSTST_MPU
Address Offset
0x0000 00E4
Physical Address
0x4830 69E4
Instance
MPU_PRM
Description
This register provides a status on the MPU domain power state.
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RESERVED
RESERVED
INTRANSITION
POWERSTATEST
L2CACHESTATEST
LOGICL1CACHESTATEST
Bits
Field Name
Description
Type
Reset
31:21
RESERVED
Read returns 0.
R
0x000
20
INTRANSITION
Domain transition status
R
0x0
0x0: No transition
0x1: MPU power domain transition is in progress.
19:8
RESERVED
Read returns 0.
R
0x000
7:6
L2CACHESTATEST
L2 Cache memory state status
R
0x3
0x0: L2 Cache memory is OFF
0x1: L2 Cache memory is in RETENTION
0x2: Reserved
0x3: L2 Cache memory is ON
5:3
RESERVED
Read returns 0.
R
0x0
2
LOGICL1CACHESTATEST
Logic and L1 Cache state status
R
0x1
0x0: MPU domain logic and L1 Cache is OFF
0x1: MPU domain logic and L1 Cache is ON
1:0
POWERSTATEST
Current power state status
R
0x3
0x0: Power domain is OFF
0x1: Power domain is in RETENTION
0x2: Power domain is INACTIVE
0x3: Power domain is ON
Table 3-337. Register Call Summary for Register PM_PWSTST_MPU
PRCM Basic Programming Model
•
PM_PWSTST_ <domain_name> (Power State Status Register)
PRCM Register Manual
•
MPU_PRM Registers Register Summary
574 Power, Reset, and Clock Management
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated