Public Version
PRCM Register Manual
www.ti.com
Table 3-205. CM_CLKSEL4_PLL
Address Offset
0x0000 004C
Physical Address
0x4800 4D4C
Instance
Clock_Control_Reg_CM
Description
This register controls the selection of the master clock frequencies.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
PERIPH2_DPLL_MULT
PERIPH2_DPLL_DIV
RESERVED
Bits
Field Name
Description
Type
Reset
31:19
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0000
18:8
PERIPH2_DPLL_MULT
DPLL5 multiplier factor (0 to 2047)
RW
0x000
7
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0
6:0
PERIPH2_DPLL_DIV
DPLL5 divider factor (0 to 127)
RW
0x00
Table 3-206. Register Call Summary for Register CM_CLKSEL4_PLL
PRCM Basic Programming Model
•
CM_CLKSELn_PLL (DPLL Clock Selection Register)
PRCM Register Manual
•
Clock_Control_Reg_CM Register Summary
:
•
Clock_Control_Reg_CM Registers
:
Table 3-207. CM_CLKSEL5_PLL
Address Offset
0x0000 0050
Physical Address
0x4800 4D50
Instance
Clock_Control_Reg_CM
Description
This register controls the selection of the master clock frequencies.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
DIV_120M
508
Power, Reset, and Clock Management
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated