
Public Version
PRCM Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
31:5
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0000000
4:0
MPU_DPLL_CLKOUT_DIV
DPLL1 output clock divider factor (1 up to 16); Other
RW
0x01
enums: Reserved
0x1: DPLL1 CLKOUTX2 divided by 1
0x2: DPLL1 CLKOUTX2 divided by 2
0x3: DPLL1 CLKOUTX2 divided by 3
0x4: DPLL1 CLKOUTX2 divided by 4
0x5: DPLL1 CLKOUTX2 divided by 5
0x6: DPLL1 CLKOUTX2 divided by 6
0x7: DPLL1 CLKOUTX2 divided by 7
0x8: DPLL1 CLKOUTX2 divided by 8
0x9: DPLL1 CLKOUTX2 divided by 9
0xA: DPLL1 CLKOUTX2 divided by 10
0xB: DPLL1 CLKOUTX2 divided by 11
0xC: DPLL1 CLKOUTX2 divided by 12
0xD: DPLL1 CLKOUTX2 divided by 13
0xE: DPLL1 CLKOUTX2 divided by 14
0xF: DPLL1 CLKOUTX2 divided by 15
0x10: DPLL1 CLKOUTX2 divided by 16
Table 3-132. Register Call Summary for Register CM_CLKSEL2_PLL_MPU
PRCM Functional Description
•
Processor Clock Configurations
PRCM Basic Programming Model
•
CM_CLKSELn_PLL_ <processor_name> (Processor DPLL Clock Selection Register)
:
PRCM Register Manual
•
Table 3-133. CM_CLKSTCTRL_MPU
Address Offset
0x0000 0048
Physical Address
0x4800 4948
Instance
MPU_CM
Description
This register enables the domain power state transition. It controls the HW supervised domain power
state transition between ACTIVE and INACTIVE states.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
CLKTRCTRL_MPU
472
Power, Reset, and Clock Management
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated