Public Version
MMC/SD/SDIO Register Manual
www.ti.com
Table 24-55. MMCHS_RSP32
Address Offset
0x114
Physical Address
0x4809 C114
Instance
MMCHS1
0x480A D114
MMCHS3
0x480B 4114
MMCHS2
Description
Command response[63:32] Register
This 32-bit register holds bits positions [63:32] of command response type R2
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RSP3
RSP2
Bits
Field Name
Description
Type
Reset
31:16
RSP3
R2: Command Response [63:48]
R
0x0000
15:0
RSP2
R2: Command Response [47:32]
R
0x0000
Table 24-56. Register Call Summary for Register MMCHS_RSP32
MMC/SD/SDIO Functional Description
•
:
MMC/SD/SDIO Use Cases and Tips
•
:
MMC/SD/SDIO Register Manual
•
Table 24-57. MMCHS_RSP54
Address Offset
0x118
Physical Address
0x4809 C118
Instance
MMCHS1
0x480A D118
MMCHS3
0x480B 4118
MMCHS2
Description
Command response[95:64] Register
This 32-bit register holds bits positions [95:64] of command response type R2
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RSP5
RSP4
Bits
Field Name
Description
Type
Reset
31:16
RSP5
R2: Command Response [95:80]
R
0x0000
15:0
RSP4
R2: Command Response [79:64]
R
0x0000
Table 24-58. Register Call Summary for Register MMCHS_RSP54
MMC/SD/SDIO Functional Description
•
:
MMC/SD/SDIO Use Cases and Tips
•
:
MMC/SD/SDIO Register Manual
•
3440MMC/SD/SDIO Card Interface
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated