Software control
COREX2_CLK
Source selection/division
PRCM.CM_CLKSEL_SGX[2:0]
CLKSEL_SGX
PRCM.CM_FCLKEN_SGX[1] EN_SGX
SGX_L3_ICLK
GC
Hardware control
SGX_FCLK
GC
prcm-060
PRCM.CM_ICLKEN_SGX[0] EN_SGX
L3_ICLK
CM_96M_FCLK
SGX_192M_FCLK
CORE_CLK
Public Version
PRCM Functional Description
www.ti.com
3.5.3.7.5 SGX Power Domain Clock Controls
This section describes all modules and features in the high-tier device. To save power, ensure that power
domains of unavailable features and modules are switched off and clocks are cut off.
shows the clock controls for the SGX power domain.
Figure 3-64. SGX Power Domain Clock Controls
lists the clock-gating controls for the SGX power domain.
Table 3-49. SGX Power Domain Clock-Gating Controls
Clock Name
Reset
Clock-Gating Control
Gating Description
SGX_FCLK
Stopped
PRCM.
[1] EN_SGX
Gated when the enable bit is set to 0
SGX_L3_ICLK
Stopped
PRCM.
[1] EN_SGX
Gated when the enable bit is set to 0
340
Power, Reset, and Clock Management
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated