
Public Version
www.ti.com
McBSP Register Manual
Bits
Field Name
Description
Type
Reset
1:0
XMCM
Transmit Multichannel Selection Enable
RW
0x0
0x0: All channels enabled without masking (DX is always
driven during transmission of data).
0x1: All channels disabled and therefore masked by
default.
Required channels are selected by enabling XP(A/B)BLK
and XCER(A/B) appropriately. Also, these selected
channels are not masked and therefore DX is always
driven.
0x2: All channels enabled, but masked.
Selected channels enabled via XP(A/B)BLK and
XCER(A/B) are unmasked.
0x3: All channels disabled and therefore masked by
default.
Required channels are selected by enabling RP(A/B)BLK
and RCER(A/B) appropriately. Selected channels can be
unmasked by RP(A/B)BLK and XCER(A/B).
This mode is used for symmetric transmit and receive
operation.
Table 21-65. Register Call Summary for Register MCBSPLP_MCR2_REG
McBSP Functional Description
•
•
Using Two Partitions (Legacy Only)
•
Transmit Multichannel Selection Modes
McBSP Basic Programming Model
•
McBSP Initialization Procedure
•
:
McBSP Register Manual
•
McBSP Register Mapping Summary
:
Table 21-66. MCBSPLP_MCR1_REG
Address Offset
0x0000 0034
Physical Address
0x4807 4034
Instance
McBSP1
0x4809 6034
McBSP5
0x4902 2034
McBSP2
0x4902 4034
McBSP3
0x4902 6034
McBSP4
Description
McBSPLP multi channel register 1
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RESERVED
RMCM
RMCME
RPBBLK
RPABLK
3173
SWPU177N – December 2009 – Revised November 2010
Multi-Channel Buffered Serial Port
Copyright © 2009–2010, Texas Instruments Incorporated