Public Version
www.ti.com
HS I
2
C Register Manual
Bits
Field Name
Description
Type
Reset
15:8
Reserved
Write 0s for future compatibility. Read returns 0.
RW
0x00
7:0
PSC
Fast/Standard and SCCB modes prescale sampling clock
RW
0x00
divider value0x0: Divide by 1
0x1: Divide by 2
..............................
0xFF: Divide by 256
Table 17-42. Register Call Summary for Register I2C_PSC
HS I2C Integration
•
HS I2C Functional Description
•
:
•
•
HS I2C Basic Programming Model
•
HS I2C Main Program (I2C Mode)
•
HS I2C Main Program (SCCB Mode)
:
HS I2C Register Manual
•
Table 17-43. I2C_SCLL
Address Offset
0x34
Physical Address
0x4806 0034
Instance
I2C3
0x4807 0034
I2C1
0x4807 2034
I2C2
Description
This register is used to determine the SCL low time value when master.
Type
RW
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
HSSCLL
SCLL
Bits
Field Name
Description
Type
Reset
15:8
HSSCLL
I
2
C High Speed mode SCL low time value.
RW
0x00
7:0
SCLL
I
2
C Fast/Standard or SCCB modes SCL low time value
RW
0x00
Table 17-44. Register Call Summary for Register I2C_SCLL
HS I2C Functional Description
•
:
•
HS I2C Basic Programming Model
•
HS I2C Main Program (I2C Mode)
•
HS I2C Main Program (SCCB Mode)
:
HS I2C Register Manual
•
2833
SWPU177N – December 2009 – Revised November 2010
Multimaster High-Speed I
2
C Controller
Copyright © 2009–2010, Texas Instruments Incorporated